Motivated by the threats of malicious modification
and piracy arising from worldwide distributed supply chains,
the goal of RESEC is the creation, verification, and optimization
of a complete reverse engineering process for integrated circuits
manufactured in technology nodes of 40 nm and below. Building
upon the presentation of individual reverse engineering process
stages, this paper connects analysis efforts and yields with their
impact on hardware security, demonstrated on a design with
implemented experimental hardware Trojans. We outline the
interim stage of our research activities and present our future
targets linking chip design and physical verification processes.
«
Motivated by the threats of malicious modification
and piracy arising from worldwide distributed supply chains,
the goal of RESEC is the creation, verification, and optimization
of a complete reverse engineering process for integrated circuits
manufactured in technology nodes of 40 nm and below. Building
upon the presentation of individual reverse engineering process
stages, this paper connects analysis efforts and yields with their
impact on hardware security, demonstrated on a design wi...
»