Benutzer: Gast  Login
Titel:

Physical and Functional Reverse Engineering Challenges for Advanced Semiconductor Solutions

Dokumenttyp:
Konferenzbeitrag
Autor(en):
Lippmann, Bernhard and Ludwig, Matthias and Mutter, Johannes and Bette, Ann-Christin and Hepp, Alexander and Baehr, Johanna and Rasche, Martin and Kellermann, Oliver and Gieser, Horst and Zweifel, Tobias and Kovac, Nicola
Abstract:
Motivated by the threats of malicious modification and piracy arising from worldwide distributed supply chains, the goal of RESEC is the creation, verification, and optimization of a complete reverse engineering process for integrated circuits manufactured in technology nodes of 40 nm and below. Building upon the presentation of individual reverse engineering process stages, this paper connects analysis efforts and yields with their impact on hardware security, demonstrated on a design wi...     »
Stichworte:
Hardware Reverse Engineering, Layout Extraction, SEM Imaging, Image Processing, RISC-V, Hardware Trojans
Dewey-Dezimalklassifikation:
620 Ingenieurwissenschaften
Kongress- / Buchtitel:
2022 Design, Automation & Test in Europe Conference & Exhibition DATE
Kongress / Zusatzinformationen:
Antwerp, Belgium
Verlag / Institution:
IEEE
Verlagsort:
Antwerp, Belgium
Jahr:
2022
Quartal:
1. Quartal
Jahr / Monat:
2022-03
Monat:
Mar
Reviewed:
ja
Sprache:
en
WWW:
https://www.date-conference.com/
 BibTeX