# Predicting Cache Contention in Multicore Processor Systems

Michael J. Zwick

Lehrstuhl für Datenverarbeitung Technische Universität München

# TECHNISCHE UNIVERSITÄT MÜNCHEN

Lehrstuhl für Datenverarbeitung

## Predicting Cache Contention in Multicore Processor Systems

Michael J. Zwick

Vollständiger Abdruck der von der Fakultät für Elektrotechnik und Informationstechnik der Technischen Universität München zur Erlangung des akademischen Grades eines

## **Doktor-Ingenieurs**

genehmigten Dissertation.

Vorsitzender: Univ.-Prof. Dr.-Ing. habil. Erwin Biebl

Prüfer der Dissertation:

- 1. Univ.-Prof. Dr.-Ing. Klaus Diepold
- 2. Univ.-Prof. Dr.-Ing. Georg Färber (em.)

Die Dissertation wurde am 22.11.2010 bei der Technischen Universität München eingereicht und durch die Fakultät für Elektrotechnik und Informationstechnik am 21.03.2011 angenommen.

# Contents

|          | Abs        | tract                                                                       | 9  |
|----------|------------|-----------------------------------------------------------------------------|----|
| 1        | Intr       | oduction                                                                    | 11 |
|          | 1.1        | Background                                                                  | 11 |
|          |            | Clock Speed Limitations and Instruction Level Parallelism $\ \ . \ . \ .$ . | 11 |
|          |            | Thread Level Parallelism                                                    | 12 |
|          |            | Processor Memory Gap                                                        | 14 |
|          |            | Cache Contention                                                            | 14 |
|          |            | Cache Contention Aware Co-Scheduling                                        | 17 |
|          |            | The Ideal Cache Contention Prediction Method                                | 19 |
|          | 1.2        | State-of-the-Art Methods and their Limitations                              | 21 |
|          | 1.3        | Formulation of Research Problem                                             | 24 |
|          |            | Evaluation Objectives                                                       | 24 |
|          |            | Evaluation Preferences                                                      | 25 |
|          |            | Method Description                                                          | 25 |
|          |            | Limitations                                                                 | 26 |
|          | 1.4        | Contributions                                                               | 28 |
|          |            | Precise Definition of Cache Contention Prediction Techniques                | 28 |
|          |            | Unambiguous Definition of the Evaluation Process                            | 28 |
|          |            | Evaluation Results                                                          | 29 |
|          | 1.5        | Overview                                                                    | 30 |
| <b>2</b> | Tecl       | nniques to Predict Cache Contention                                         | 31 |
|          | 2.1        | Stack distance histograms                                                   | 33 |
|          | <b>2.2</b> | The FOA Method                                                              | 36 |

|     | Variation 'one'                                                                                                                                        |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | Variation 'set'                                                                                                                                        |
|     | Variation 'set, masking' 40                                                                                                                            |
| 2.3 | The SDC Method                                                                                                                                         |
|     | Variation 'one'                                                                                                                                        |
|     | Variation 'set'                                                                                                                                        |
|     | Variation 'lru set group'                                                                                                                              |
| 2.4 | The Prob Method                                                                                                                                        |
| 2.5 | The Width Method 57                                                                                                                                    |
|     | Variation 'one'                                                                                                                                        |
|     | Variation 'set, mask'                                                                                                                                  |
|     | Variation 'set, mask, exp delta'                                                                                                                       |
| 2.6 | The Pain Method                                                                                                                                        |
|     | Variation 'one'                                                                                                                                        |
|     | Variation 'one, $sens38'$                                                                                                                              |
|     | Variation 'one, misses'                                                                                                                                |
|     | Variation 'one, sens38, misses' 63                                                                                                                     |
|     | Variation 'set' $\ldots \ldots \ldots$ |
|     | Variation 'set, misses' 64                                                                                                                             |
|     | Variation 'set, sens38, misses'                                                                                                                        |
| 2.7 | The Misses Method                                                                                                                                      |
|     | Variation 'one'                                                                                                                                        |
|     | Variation 'set, mask'                                                                                                                                  |
| 2.8 | The Miss Rate Method 67                                                                                                                                |
| 2.9 | The Activity Vector Method                                                                                                                             |
|     | Variation 'superset'                                                                                                                                   |
|     | Variation 'set' $\ldots \ldots \ldots$ |
|     | Variation 'set, mask'                                                                                                                                  |

|     | 2.10 | The DMax Method                                                                       | 4 |
|-----|------|---------------------------------------------------------------------------------------|---|
|     |      | Variation 'one'                                                                       | 6 |
|     |      | Variation 'one, set' $\ldots$ $\ldots$ $\ldots$ $7$                                   | 7 |
|     |      | Variation 'one, set, $\inf'$                                                          | 8 |
|     |      | Variation 'set, mask'                                                                 | 0 |
|     |      | Variation 'one, set, acc'                                                             | 1 |
|     |      | Variation 'set, acc, mask'                                                            | 2 |
|     |      | Variation 'set, exp, acc, mask' $\ldots \ldots \ldots \ldots \ldots \ldots \ldots $ 8 | 3 |
|     | 2.11 | The Diff method                                                                       | 4 |
|     |      | Variation 'one'                                                                       | 4 |
|     |      | Variation 'set, mask'                                                                 | 6 |
|     |      | Variation 'one, miss rate'                                                            | 6 |
|     |      | Variation 'one, set, acc'                                                             | 7 |
|     |      | Variation 'one, two'                                                                  | 7 |
|     | 2.12 | The DMiss method                                                                      | 8 |
|     |      | Variation 'one'                                                                       | 9 |
|     |      | Variation 'one, sens38'                                                               | 9 |
|     |      | Variation 'set, sens $38'$                                                            | 0 |
| 3 I | Eva  | luating the Prediction of Cache Contention 9                                          | 3 |
|     | 3.1  | Evaluation framework                                                                  | 4 |
|     |      | Memory Reference Extraction with Pin                                                  | 5 |
|     |      | Predictor Calculation                                                                 | 6 |
|     |      | Calculation of Prediction Rankings                                                    | 6 |
|     |      | Generation of Ground Truth Reference                                                  | 9 |
|     | 3.2  | General Ranking Performance                                                           | 8 |
|     |      | NMRD - Normalized Mean Ranking Difference                                             | 8 |
|     |      | Good scalability regarding the number of cores $\psi$                                 | 2 |
|     |      | Poor performance of access or hit based methods                                       | 3 |

|   |     | Good performance of miss based and related methods $\ldots \ldots \ldots \ldots$ | 114 |
|---|-----|----------------------------------------------------------------------------------|-----|
|   |     | Per-cache-set calculation not beneficial                                         | 116 |
|   |     | Limited gain of masking                                                          | 117 |
|   |     | Weighting stack distance entries                                                 | 119 |
|   |     | Wider stack distance histograms                                                  | 119 |
|   |     | Infinite LRU stack                                                               | 119 |
|   |     | TLB effects                                                                      | 120 |
|   |     | Comparing results to others                                                      | 120 |
|   |     | MP - Mean Penalty                                                                | 124 |
|   |     | Big Picture                                                                      | 128 |
|   | 3.3 | Best-Selection Performance                                                       | 130 |
|   |     | PPBAB - Penalty Predicted Best vs. Actual Best                                   | 130 |
|   |     | PPBRS - Penalty Predicted Best vs. Random Selection (Gain) $\ . \ . \ .$         | 134 |
|   | 3.4 | Timing Performance (Cost)                                                        | 136 |
|   | 3.5 | Gain vs. Cost Analysis                                                           | 140 |
| 4 | Con | nclusion                                                                         | 143 |
|   | Bib | liography                                                                        | 145 |
|   | App | pendix                                                                           | 149 |
|   |     | Cache Glossary                                                                   | 149 |
|   |     | Stack Distance Histograms                                                        | 150 |
|   |     | Distributions                                                                    | 153 |
|   |     | List of Symbols and Abbrevations                                                 | 155 |

## Abstract

When several computer program applications are executed in parallel on a multithreaded processor system, they permanently compete for shared resources, one of them being shared processor caches. As some applications interfere much more than others, overall performance in multithreaded processor systems depends on the applications that are chosen to be executed in parallel, i.e. *co-scheduled*. In order to maximize overall performance, future operating systems might *predict cache contention* and co-schedule only those threads that minimize cache interference.

In this thesis, I present several state-of-the-art cache contention prediction methods, variations of them, and completely new methods in a unified framework that makes them both well defined and highly comparable.

I evaluate the methods by means of

- their ability to rank a given set of candidate co-schedules by the amount of cache contention they introduce to an application,
- their ability to select the candidate co-schedule that introduces the least amount of cache contention to an application,
- timing performance, and
- efficiency (gain vs. cost analysis).

My evaluation reveals that – with minimum effort – cache interference of *co-scheduled* applications is best predicted when applying the number of *stand-alone* cache misses as predictor. This is an interesting result, as most state-of-the-art cache contention prediction methods rely on the distribution of references to cache LRU stack positions, stand-alone cache hits as well as the total number of cache references as predictor.

I demonstrate that the accurate prediction of cache contention by stand-alone cache *misses* is caused by high temporal locality of computer program memory references; this can be observed by a highly concentrated distribution of stack distance histogram entries.

## 1 Introduction

For this thesis, the following notation applies: References in brackets, such as [Zwick et al., 2010], refer to the corresponding publication (cf. chapter *Bibliography*). References without brackets, such as Zwick et al., 2010, or simply Zwick et al., refer to the author(s) of the corresponding publication. References located at the end of a paragraph, behind the last period, apply to the whole paragraph.

## 1.1 Background

#### **Clock Speed Limitations and Instruction Level Parallelism**

During the past 40 years, chip manufacturers improved microprocessor performance primarily by two methods: The first method was simply to raise processor clock speed, and the second method was the introduction of more and more complex processor enhancements to exploit instruction level parallelism. Since such processors are capable to execute more than one instruction per processor clock cycle, they are called *superscalar*. Some years ago, both methods turned out to be a dead end.

When reaching processor clock speeds of about 3 GHz, the effort to further increase processor clock speed became unmanageable due to propagation delays and a too high heat dissipation on a too small area. Besides, methods to exploit single thread instruction level parallelism, such as multi-staged pipelines, out-of-order execution, and dynamic branch prediction for speculative instruction execution, heavily increased processor complexity. But an increased processor complexity, in turn, degraded program execution performance due to higher wire and gate delays. There is a clear reason for the heavy increase of processor complexity: Instruction level parallelism tries to execute as many instructions in parallel as possible, and its efficiency is negatively correlated with data dependency and conditional branches inherent in the executed code. However, as it is a key issue of computer programs that single instructions process results of previously executed instructions (data dependency), and as the probability of branches increases for longer instruction streams, it appears obvious that exploitation of instruction level parallelism has a severe limitation: It does not scale. This limitation is emphasized by Olukotun et al.'s discovery that, for a superscalar processor architecture, the "implementation complexity of the dynamic issue mechanisms and size of the register files scales quadratically with increasing issue width and ultimately impacts the cycle time of the machine" [Olukotun et al., 1996]. In 1997, Hammond et al. stated that the "reliance on a single thread of control limits the parallelism available for many applications, and the cost of extracting parallelism from a single thread is becoming prohibitive" [Hammond et al., 1997] and that to "continue this trend will trade only incremental performance increases for large increases in overall complexity" [Hammond et al., 1997].

To overcome this dilemma and to further increase computer systems performance, *thread level parallelism* had been investigated and exploited.

## Thread Level Parallelism

In 1995, Tullsen et al. examined *simultaneous multithreading* (SMT), an extension to wide-issue superscalar processors that allows, besides *instruction level* parallelism, the exploitation of *thread level* parallelism [Tullsen et al., 1995]. To handle multiple threads in parallel, a hardware context has to be provided for each thread: A general purpose register file, a program counter register and other state and control registers. The complex issue queue and execution units however can be shared amongst different threads in order to reduce cost significantly. [Tang et al., 2005]

In 1996, Olukotun et al. discovered that a *single chip multiprocessor* (CMP) architecture with multiple, relatively simple processor cores on a single chip, might achieve a performance boost of 50% up to 100% for applications with *large grained* thread-level parallelism, compared to a superscalar architecture with the same clock speed. For applications featuring *fine grained* thread-level parallelism only, Olukotun et al. observed that a superscalar microarchitecture performs at most 10% better than the CMP architecture, given comparable clock rates. The authors anticipated, however, that the straightforward design of CMP architectures will allow higher clock rates than the complex design of superscalar architectures, eliminating this small performance difference. For applications that *cannot be parallelized*, Olukotun et al. observed CMP performance to lag behind performance of superscalar architectures by about 30%. [Olukotun et al., 1996]

As time went by, chip manufacturers revised their roadmaps: Predictions of a single-chip 10 GHz processor were altered to predictions of processors featuring much lower clock rates, but multiple cores. As an example, Intel CEO Paul Otellini announced a single-chip processor featuring up to 80 cores for *special purpose* applications. [Otellini, 2006] For *general purpose* desktop and laptop computers, a hybrid SMT-CMP architecture, as it is exemplarily shown in figure 1, has evolved the standard processor design.



**Figure 1:** Dual Core CMP of partitioned dual-threaded SMT processors, as it is similarly shown in [El-Moursy et al., 2006]. Each core consists of an integer and a floating point register file (a) to store intermediate data, several integer (IFU) and floating point (FFU) functional units (b) to perform calculations, a level 1 (L1) instruction cache (c) and an L1 data cache (d) that both buffer memory references in order to reduce main memory access time. Within a core, the caches, queues, register files, and functional units can be shared by two threads in parallel; both processor cores share a common level 2 (L2) cache.

With such architectures, chip manufacturers try to satisfy the ever escalating demand for computational power by *parallelization on thread or process basis*. Hereby, they are strongly assisted by Moore's law that allows to double the number of transistors on a processor about every two years. While the increasing number of transistors led to ever more complex microprocessors in the past, exploiting instruction level parallelism, the huge number of transistors available today is rather spent on additional processor cores and on-die caches than on an ever further increasing processor complexity, exploiting instruction level parallelism. Since Moore's law is still valid today, this approach seems to be a promising way to improve processor computational power significantly.

### **Processor Memory Gap**

One important limitation that does not rely on processor clock speed but on the computational power of the processor is the ever increasing processor memory gap: Although both processor and DRAM (dynamic random access memory) performance grow exponentially over time, the difference between processor and DRAM performance grows exponentially as well. This happens due to the fact that "the exponent for processors is substantially larger than that for DRAMs" [Wulf and McKee, 1995] and "the difference between diverging exponentials also grows exponentially" [Wulf and McKee, 1995]. Therefore, *reducing memory traffic is a key issue regarding processor performance*, and instruction and data caches become more and more important.

## **Cache Contention**

If several applications access identical cache regions in parallel, as it is the case for SMT or CMP processors, and if cache associativity is not large enough, then the applications displace each others' data from the cache in order to fill it with their own. If the displaced data has to be re-fetched, so-called *contention misses* occur.

As an example, figure 2 a) demonstrates cache contention misses introduced in a timeslice 3 to an application  $a_1$ , regarding *timesliced multithreading* on a single core processor; figure 2 b) depicts cache contention misses introduced in timeslice 3 to application  $a_1$  for *timesliced and simultaneous multithreading* on a processor with 2 execution units sharing the same cache. In figure 2 a), timeslice 2, application  $a_2$  displaces two cache lines that have been fetched by application  $a_1$  in timeslice 1 (black dashed lines). In timeslice 3, application  $a_1$  has to re-fetch both cache lines (grey dashed lines). This introduces additional penalty compared to stand-alone execution, i.e. when solely executing  $a_1$  in each timeslice. In figure 2 b), timeslice 2, application  $a_2$  again displaces two cache lines of  $a_1$ , introducing the same penalty as in figure 2 a). However, this time, there are further applications  $a_3$  and  $a_4$  sharing the same cache. In timeslices 1 and 2, applications  $a_3$  and  $a_4$  displace cache lines of  $a_1$  that additionally have to be re-fetched by  $a_1$  in timeslice 3. In timeslice 3, however,  $a_3$  is also executed *in parallel* to  $a_1$  and the amount of grey dashed lines indicates that this co-scheduling introduces many contention misses. However, still the question remains why there are so much more contention misses introduced from the applications that have been executed on a previous timeslice. The answer is as follows: If



**Figure 2:** Inter-application cache contention misses on a) a single core processor applying timesliced multithreading, and b) a dual core CMP applying timesliced and simultenous multithreading.

 $a_3$  displaces an entry of  $a_1$ , then  $a_1$  has to re-fetch it and might hereby displace an entry of  $a_3$ . If  $a_3$  then, again, re-fetches the entry that has been displaced by  $a_1$ ,  $a_3$  might again displace an entry of  $a_1$  etc. These displace and re-fetch cycles might occur frequently on simultaneous multithreaded systems if applications that are executed in parallel share the same cache. However, if multithreading is performed on *timeslice basis* only, displace and re-fetch cycles (per cache line) can only occur at a maximum rate of 1 per 2 timeslices: If, in figure 2 a), application  $a_2$  displaces an entry of  $a_1$  in timeslice 2, then this entry can at the earliest be re-fetched at the beginning of timeslice 3. Even if this re-fetch displaces an entry of  $a_2$  from the cache,  $a_2$  can re-fetch this entry not before the beginning of timeslice 4. As a consequence, sharing a cache in parallel has the potential to introduce far more inter-thread cache contention misses than timesliced multithreading.

Figure 3 shows L2 cache hitrate of the SPEC 2006 test benchmark *milc* for the case that *milc* is executed stand-alone (topmost bold black curve), and for the case that *milc* is co-scheduled with each of the applications *astar*, *gcc*, *bzip2*, *gobmk*, and *lbm*. Obviously, there are applications that have a limited degradation effect, such as *astar* or *gcc*, while there are others that have more serious impact, like *lbm*.

Given this information, it seems obvious that operating systems, that currently apply basic load balancing only when (co-)scheduling applications [Knauerhase et al., 2008], could achieve a much better (co-)scheduling performance if they would account for cache contention. Therefore, accounting for cache contention is one optimization criterion of the job shop scheduling multicriteria optimization problem regarding SMT and CMP processor architectures with (partially) shared caches. In the following, I refer to (execution intervals of) applications as *co-scheduled* if they are executed *in parallel* and *simultaneously* share a common cache.



**Figure 3:** L2 cache hitrate degradation introduced to application *milc* when co-scheduling *milc* with each of the applications *astar*, *gcc*, *bzip2*, *gobmk*, and *lbm* on a CMP architecture; simulation has been performed applying the MCCCSim simulator [Zwick et al., 2009a].

#### Cache Contention Aware Co-Scheduling

Cache contention aware co-scheduling minimizes penalties introduced from cache contention by

- a proper mapping of applications to processor cores, and
- an appropriate scheduling of the applications,

ensuring that only those applications get co-scheduled, i.e. executed in parallel, sharing a common cache, that compete as little as possible. For this minimization, cache contention has to be *predicted*. Therefore, some predictors have either to be read from memory (if the predictors are, for example, delivered with the binary), or from special purpose performance registers (if the predictors are determined at runtime). Given the predictors, some computational performance has to be spent to calculate several predictions and select the best. If gain in memory hierarchy performance is higher than degradation of memory hierarchy performance introduced from reading predictors and calculating predictions, then cache contention aware co-scheduling can be regarded as a way to *transform computational performance into memory hierarchy performance*. To illustrate this idea, I present figure 4 that shows computational performance and memory hierarchy performance of an application *a* that is being co-scheduled with another application.



**Figure 4:** Computational performance and memory hierarchy performance applying a) standard co-scheduling and b) cache contention aware co-scheduling.

In figure 4 a), memory hierarchy performance of application a is heavily degraded from cache contention; if application a is memory bound, then its overall performance is restricted by its memory hierarchy performance. In part b) of the figure, however, memory hierarchy performance of application a is increased by cache contention prediction and proper application co-scheduling. As the prediction will cost some computational performance, the computational performance of application a achieved in a) is higher than in b). If the overall performance of application a is memory bound, however, this might be without any effect on overall performance. Note that I assume applications to be rather memory bound than bound on computational performance in the future, as they will likely be programmed to fully exploit the high amount of parallelism available in SMT/CMP computer systems.

If the gain in memory hierarchy performance, achieved from proper co-scheduling, is higher than the degradation of memory hierarchy performance that has been introduced by the prediction, then there is an overall *memory hierarchy* performance gain. Therefore, application a shows a higher memory hierarchy performance in figure 4 b) than in figure 4 a). If performance of application a is memory bound, then this higher memory hierarchy performance of a will result in an *overall performance gain* of application a.

Therefore, if application performance is *memory bound*, which is quite likely for SMT or CMP systems, then cache contention aware co-scheduling allows to *transform computational performance into memory hierarchy performance*.

Coupling memory hierarchy performance with computational performance in order to let memory hierarchy performance also benefit from improvements in computational performance seems to be a way to attenuate the growth of the processor memory gap, and increase overall system performance.

#### The Ideal Cache Contention Prediction Method

In order to achieve the best overall performance gain, an ideal method has to predict cache contention *as accurately and as fast as possible*, applying a *minimum set of resources* (computational and memory performance, size of predictors) at the same time.

The most accurate prediction will apparently be performed if a method would be able to exactly predict the number of additional cache misses that a set of applications  $C_a^{\psi} = \{c_{a,1}, c_{a,2}, \ldots c_{a,\psi-1}\}$ , named (candidate) co-schedule, introduces to an application a on a processor architecture that can execute  $\psi$  threads in parallel, sharing the same cache. Adding both additional cache misses the applications in  $C_a^{\psi}$  introduce to a and the misses a introduces to the applications in  $C_a^{\psi}$ , you get the total number of cache misses that will be introduced from co-scheduling a and the applications in  $C_a^{\psi}$ . If such a number is determined for all applications a in a set of applications A and all possible co-schedules  $\{C_{a,1}^{\psi}, C_{a,2}^{\psi}, \ldots\}, C_{a,j}^{\psi} \in A \setminus \{a\}$ , then the set of applications in A that minimizes overall cache contention can easily be determined.

Nevertheless, in many cases a prediction method might be sufficient that determines a candidate co-schedule *ranking*, i.e. sorts the set of all possible candidate co-schedules  $\{C_{a,1}^{\psi}, C_{a,2}^{\psi}, \ldots\}$  of an application a by the amount of cache misses they introduce to a. There might also be many cases that suffice a method that selects that candidate co-schedule  $C_{a,j}^{\psi}$  from the set of all possible co-schedules that minimizes the contention introduced to an application a.

Cache contention prediction methods should generally be able to predict performance of co-scheduled applications by characteristics obtained from the *particular* applications, and not from characteristics obtained from co-scheduled applications. Otherwise, each combination of applications would have to be executed in order to determine co-schedule performance, as it is exemplarily the case in [Snavely and Tullsen, 2000], rendering prediction infeasible if the set of applications A is not very small.

## **1.2** State-of-the-Art Methods and their Limitations

Several cache contention prediction methods have been proposed in the past.

In [Chandra et al., 2005], the authors introduce two heuristics and one probabilistic approach to predict cache contention. The heuristic methods are based on the estimation of a 'reduced cache associativity', determined by cache access frequency and the amount of references to the various LRU stack positions; the probabilistic method calculates for each stand-alone cache hit the probability to become a miss under cache sharing. The authors evaluate prediction accuracy of their methods by calculating the difference between additional cache misses that were *predicted*, and the *actual* additional cache misses observed using a simulator. An evaluation regarding timing performance is not performed. Sometimes, the description of the methods turns out to be ambiguous. For example, it is sometimes not clear, which calculations have to be performed per cache set, and which have to be performed only once, using average per-cache-set data.

In [Settle et al., 2004], the authors describe a method to predict cache contention that tries to exploit spatial locality. They cluster cache sets to groups and indicate for each group by a single bit, if it suffers from *many* accesses/misses, or just a *few*. However, from their publication, you cannot extract the cutoff frequency of accesses/misses they apply to distinguish between *many* or *few* accesses/misses. A further publication of a co-author however brings up an evaluation of several cutoff measures and it turns out that good prediction results can be achieved within the "third quartile used as the cutoff" [Kihm and Connors, 2004]. But you cannot extract if this result has been applied in [Settle et al., 2004], or not. In order to evaluate prediction accuracy, the authors integrate their prediction method into a scheduler and compare program execution time achieved with the modified scheduler to program execution time measured when applying standard round-robin priority scheduling. An evaluation of the time necessary to perform a prediction is not performed.

In [Knauerhase et al., 2008], the authors investigate methods to improve scheduling and load balancing on multicore processors. Knauerhase et al. state that they "explored various definitions of cache weight to find the most useful input to scheduling policy [... and in] the end, our experimentation found that cache misses per cycle are the best indication of cache interference" [Knauerhase et al., 2008]. However, a traceable analysis of the "various definition of cache weight" is not presented. To evaluate the applicability of the cache misses approach, they perform adaptions to a scheduler and compare execution times to those achieved by a non-adapted scheduler. An evaluation regarding the time necessary to perform co-scheduling predicitons is not presented.

In [Fedorova et al., 2010], the authors propose a method based on the *sensitivity* of an application to suffer from contention misses, and the *intensity* of an application to introduce cache misses to another application. They evaluate their method in relation to two other state-of-the-art prediction methods by comparing performance degradation of *predicted* best co-schedules to that of *actual* best co-schedules. A performance evaluation regarding *prediction time* is not performed.

In the following, I present the most severe limitations of previous publications:

- There are cache contention prediction methods that have not been well-defined; as a consequence, you sometimes do not exactly know what the published results actually express.
- Often, cache contention prediction methods have not been compared to one another, but to a ground truth measure. As most proposals, however, applied *different* ground truth measures that are not comparable to one another, it is infeasible to extract accuracy of the methods *in relation to one another* from the published results. Further, all evaluations have been performed considering individual processor architectures, applying different sets of input data (memory references), individual sizes of input data, and different performance measures. As a consequence, an evaluation of state-of-the-art cache contention prediction methods *in relation to one another* cannot be performed from the given results.
- Besides the ambiguous definition of cache contention prediction methods and the application of various uncomparable evaluation settings, the applied *evaluation process* has often not been defined properly as well, rendering the results untraceable.

- Previous publications evaluate cache contention prediction methods primarily by means of prediction *accuracy* and rarely perform a *timing* analysis. Sometimes, authors state that the time to perform a prediction is very small and can be disregarded, which seems to be an information of limited use. As previous publications spent only minimum effort, if any, regarding timing of cache contention prediction methods, it is obvious that state-of-the-art cache contention prediction methods cannot be compared to one another by means of timing performance at all.
- Generally lacking a timing evaluation, a gain-cost analysis of cache contention prediction methods cannot be extracted from published evaluation results.
- A unified description of state-of-the-art cache contention prediction techniques, applying the same notation, is completely missing; this makes it hard to see similarities and differences between the various methods, although this would be a good starting point to extract performance information of the *underlying characteristics* of the various methods.

As you can see from this list, it is impossible to determine a performance ranking of cache contention prediction methods, i.e. to evaluate cache contention prediction methods in relation to one another. It is even impossible to determine the best performing method, i.e. the method that best approximates an ideal prediction method.

## 1.3 Formulation of Research Problem

The research problem addressed in this thesis is an

- analysis and precise reprocessing of state-of-the-art cache contention prediction methods, the
- *introduction and proper definition of new cache contention prediction methods* that do not belong to state-of-the-art methods yet, and an
- evaluation of the presented methods regarding prediction accuracy and timing performance.

As it has not been common with most other publications regarding cache contention prediction, this thesis focuses on an *unambiguous*, *precise* and *at any time replicable* definition and evaluation of cache contention techniques. Only if these conditions are met, a high credibility of the presented results can be guaranteed, rendering the presented results reasonable to be used by others in the future.

## **Evaluation Objectives**

In order to evaluate cache contention prediction methods, the methods should be evaluated in relation to one another regarding their

- ability to rank the elements in a set of candidate co-schedules  $\{C_{a,1}^{\psi}, C_{a,2}^{\psi}, \dots\}$  by the amount of additional cache misses they introduce to an application a, their
- ability to select the candidate co-schedule  $C_{a,j}$  from a set of candidate co-schedules that introduces the least cache misses to an application a,
- timing performance, i.e. the time necessary to perform a prediction, and
- prediction efficiency (gain vs. cost analysis).

Further, the evaluation should

- reveal performance of the underlying characteristics of a method (cache accesses, hits, misses, ...), and it should
- point out why methods of some type perform better than others.

#### **Evaluation Preferences**

As underlying condition, methods should be evaluated on

- different sets of execution interval sizes to determine if a method performs better on a smaller or larger amount of instructions. For this task, I define a minimum interval size of  $F = 2^{20}$  and a maximum interval size of  $F = 2^{29}$  instructions to be sufficient. Further, the evaluation should be performed considering
- 2-, 4- and 8-fold parallelism  $\psi$  in order to investigate the methods' ability to predict cache contention in cases where there are many references contending for the shared cache in parallel, or just a few.

At all times,

- evaluation should be unambiguous and traceable in order to make the results re-usable by others. Note that this requirement also requests that
- a precise definition of the applied ground truth reference has to be performed.

### Method Description

In order to make the evaluation meaningful and reproducible, the

• applied cache contention prediction techniques have to be defined unambiguously; besides new methods, this also includes state-of-the-art methods.

To make cache contention techniques better comparable to one another and to enable an easy detection of the underlying characteristics of each method,

• methods should be described uniformly. Therefore, a single equation should be specified to define, for each method, how the prediction of additional cache misses introduced from a set of applications  $C_a^{\psi} = \{c_{a,1}, c_{a,2}, ...\}$  to an application a in an execution interval of size F is performed.

If possible, the variables contained in this single equation should easily be traceable to the elements of a so-called stack distance histogram. In order to make timing performance *reproducible*, the

• predictors applied in the calculation of the prediction should be specified. This way, the calculation of the predictions will become much more transparent and it will be easy to see which calculations are performed at *runtime* and add to timing performance, and which will not.

To make timing performance *comparable*, the

• applied predictors should ideally include all calculations that can be performed in advance to runtime, i.e. before knowing which applications are about to be co-scheduled.

## Limitations

For the evaluation, I define the following limitations to be appropriate:

- The evaluation exclusively incorporates data references, as it has been done in [Huffmire and Sherwood, 2006]; instruction references are omitted and effects arising from instruction ↔ instruction or instruction ↔ data interference are not included in the evaluation. Note that this limitation increases evaluation accuracy: State-of-the-art cache contention prediction methods incorporate only one memory reference stream (e.g. data); effects from a second stream (e.g. instructions) are not modelled. A ground truth measure, however, would model effects arising from another interference source. But if the assumptions incorporated in the prediction model do not match the assumptions incorporated in the ground truth model, then errors caused by this inconsistent modelling would overlay prediction errors and render the evaluation less accurate.
- Processor caches process virtual addresses rather than physical addresses; this definition makes contention between co-scheduled applications more related to cache misses than to TLB (translation look-aside buffer) misses. This is a reasonable approach, as state-of-the-art cache contention prediction methods are modelled to predict cache contention, and not contention introduced from additional TLB misses.

- There do not occur any waitstates caused by busy resources such as busses, shared caches etc., and co-scheduling penalties are defined to exclusively originate from displacing already fetched items from a shared cache.
- *Timeslices are of infinite length.* As state-of-the-art cache contention prediction methods generally do not incorporate timeslicing in their models, this assumption ensures that a ground truth reference does only incorporate characteristics of those applications that are also included in the prediction model.
- Memory access time and cache hit time to any address is constant at any time. This means, in particular, that there is no timing difference between two consecutive memory accesses to same or different memory banks.
- Caches and TLBs apply LRU (least recently used) replacement policy, as it is common in many processor systems.
- Caches apply write back policy; multi-level cache inclusion property (cf. [Baer and Wang, 1988]) can be disregarded.
- *Each application is single threaded*, and memory references that are processed in parallel exclusively originate from different applications.
- There is no data sharing among applications; therefore, applications can only suffer a performance *degradation* from co-scheduling; an overall performance *improvement* due to inter-application prefetching effects cannot occur.

Let  $\iota_{Fi}$  be one execution interval in the set of execution intervals  $\iota_F = {\iota_{F1}, \iota_{F2}, \ldots \iota_{F|\iota_F|}},$ let  $|\iota_F|$  be the amount of intervals  $\iota_{Fi}$  in  $\iota_F$ , and let each  $\iota_{Fi} \in \iota_F$  represent the number of F instructions.

- The contents of a cache at the beginning of an execution interval  $\iota_{Fi}$  is identical to the contents of the cache at the end of interval  $\iota_{Fi-1}$  if the same set of applications has been executed in both intervals, what is the case for the applied ground truth measure. At the beginning of interval  $\iota_{F0}$ , the cache is empty.
- Inter-interval effects, such as cache contention introduced in an interval  $\iota_{Fi}$  from other intervals  $\iota_{Fj}$ ,  $j \neq i$ , are not regarded in the prediction.

## **1.4** Contributions

#### Precise Definition of Cache Contention Prediction Techniques

In this thesis, I introduce a new and consistent notation to unambiguously describe cache contention prediction techniques. Applying this notation, I present several *state-of-the-art* techniques and introduce *variations* of them to investigate, in particular, whether or not

- applying cache set granularity would achieve better prediction results,
- different weightings of stack distance histogram entries are favorable,
- prediction accuracy is correlated rather with stack distances observed on cache LRU stack accesses, cache misses, or the total number of cache accesses.

Besides those state-of-the-art methods and their variations, I further present and investigate some *new* cache contention prediction methods. Hereby, the applied notation makes it easy to reveal similarities and differences between the various methods. To ensure traceable timing analysis, I specify which calculations have to be performed at runtime (prediction), and which do not (predictor).

To the best of my knowledge, this thesis is unique in specifying such a large number of cache contention prediction techniques both such uniformly and precisely at the same time.

#### Unambiguous Definition of the Evaluation Process

Besides a proper definition of cache contention prediction techniques, I present the whole evaluation process I apply with mathematical definiteness, including

- the *evaluation measures and their application*, even for various lengths of prediction intervals and various number of processor cores,
- the way I generate the ground truth reference,
- the input data I apply to the predictions and how they are obtained.

As evaluation measures, I apply

- the ability of a prediction method to rank candidate co-schedules  $\{C_{a,1}^{\psi}, C_{a,2}^{\psi}, \dots\}$  by the amount of cache contention they introduce to an appliciation a,
- the ability of a prediction method to select that candidate co-schedule  $C_{a,i}^{\psi}$

from a set of candidate co-schedules  $\{C_{a,1}^{\psi}, C_{a,2}^{\psi}, \dots\}$  that introduces *least* cache contention to an application a,

- the time necessary to perform a prediction, and a
- gain vs. cost analysis.

To the best of my knowledge, neither has the process of evaluating cache contention predictions methods ever been described such precisely and extensively before, nor has a gain vs. cost analysis of cache contention prediction methods been performed so far.

### **Evaluation Results**

Amongst others, my evaluations demonstrate that

- cache set granularity is not required to achieve good prediction results,
- an enhanced weighting of stack distance histogram entries does not achieve significant improvements, as
- cache contention prediction is best performed by stand-alone cache misses;
- cache accesses as well as distribution of LRU stack distances are of limited use regarding cache contention prediction due to high temporal program locality, although most state-of-the-art prediction methods rely on these measures.

Note that the last two points are the most significant result of this thesis. They support and further explain the surprising observation in [Fedorova et al., 2010] that the application of stand-alone cache misses is generally one of the best ways to predict cache contention introduced from *parallel* application execution.

For an explanation why stand-alone cache misses turn out to be superior regarding cache contention prediction, and why the amount of cache accesses or stand-alone cache hits is a rather poor predictor, see

- section 2.5, method *Width*, variation 'set mask exp delta',
- section 2.6, method Pain, variation 'one, misses', and
- section 3.2, General Ranking Performance, subsections
  - 'Poor performance of access or hit based methods' and
  - 'Good performance of miss based and related methods' and the
  - 'Big Picture'.

## 1.5 Overview

The remainder of this thesis is organized as follows:

In *chapter 2*, I present a uniform description of state-of-the-art cache contention prediction methods, extensions to those methods, and completely new methods.

To evaluate the presented techniques, I apply *chapter 3*. In this chapter, I define evaluation measures, their application, and present the evaluation results achieved.

Chapter 4 concludes this thesis.

In the *appendix*, I provide

- a *cache glossary* that defines the applied terminology regarding processor caches,
- several stack distance histograms that reveal temporal activity and reuse behavior of the SPEC 2006 test benchmark applications I apply in my evaluation,
- a short overview of data distributions of the averaged evaluation results presented in chapter 3, and
- a list of symbols and abbrevations.

## 2 Techniques to Predict Cache Contention

Many techniques to predict cache contention have been proposed in the past. Needless to say, most of the methods have been proposed using their own nomenclature. As a consequence, comparing the various methods makes it hard to extract similarities and differences. However, this has not been a big issue yet, as an extensive comparison of cache contention prediction methods has not been performed so far. This thesis, however, not only compares several state-of-the-art methods in relation to one another, but also introduces many variations to them and further proposes new methods. The amount of cache contention prediction techniques defined and evaluated in this thesis exceeds all other publications by far. In order to make the description of the techniques, despite their amount, as comprehensible as possible, I apply a homogenous description that is mostly based on stack distance histograms. This allows an easy extraction of similarities and differences from the various methods, making it simple to extract the methods' underlying characteristics, such as stand-alone cache misses, for example.

In the past, cache contention prediction methods have not always been described properly, introducing inconsistencies and ambiguities. In order to achieve a most precise definition of cache contention prediction methods, I specify an equation  $p_{C_a, \iota_{F_i}}$  for each method to determine the way a method predicts cache contention with mathematical definiteness. Each equation of  $p_{C_a, \iota_{F_i}}$  defines how the corresponding method predicts the penalty a set of co-scheduled applications  $C_a = \{c_{a,1}, c_{a,2}, \ldots c_{a,|C_a|}\}$  introduces to an application  $a \notin C_a$  in interval  $\iota_{F_i}$ , i.e. when executing instructions  $i \cdot F \ldots (i+1) \cdot F - 1$ . Generally, higher values of  $p_{C_a, \iota_{F_i}}$  denote higher penalty, lower values denote lower penalty. Note that absolute values of  $p_{C_a, \iota_{F_i}}$  have a specific meaning such as 'additional cache misses' only in some special cases. Instead, values of  $p_{C_a, \iota_{F_i}}$  have to be compared in relation to one another in order to evaluate the predicted performance of one co-schedule to another. Comparing values of  $p_{C_a, \iota_{F_i}}$  to one another is meaningful only if they were calculated by the same method and the same variation. In order to compare various techniques to one another,  $p_{C_a, \iota_{F_i}}$  has to be used as input to the evaluation processes presented in chapter 3. In order to make the evaluation of timing performance replicable, I specify for each prediction  $p_{C_a, \iota_{F_i}}$  the predictors I apply to calculate the prediction. Predictors are calculated in advance to the prediction and do not contribute to the amount of time necessary to perform a prediction at runtime; the time to perform a prediction, however, is significant for timing performance. With this partitioning, it can easily be extracted which calculations are performed before runtime and are encapsulated in predictors and therefore do not contribute to prediction time, and which calculations have to be performed at runtime and do contribute to execution time. Without that knowledge, evaluation results regarding timing performance would be of limited use.

In order to achieve a fair evaluation of timing performance, predictors are designed to include all calculations that can be performed *before* runtime, i.e. without any knowledge of the applications that are about to be co-scheduled.

I apply the following notation regarding 'methods' and 'variations': I refer to the *key idea* used for prediction as 'method' and apply term 'variation' to differ between different versions of a method, even if a version is identical to an original state-of-the-art method that has already been proposed by another author. At any time, however, I will make clear which variations represent state-of-the-art techniques, an which do not. As the variation name is used to describe special characteristics of a method, this makes it easy to remember implementation differences when comparing the results in chapter 3.

## 2.1 Stack distance histograms

In this section, I introduce so-called *stack distance* histograms; I apply stack distance histograms in order to define cache contention prediction methods.

Stack distance histograms have been proposed in 1970 by Mattson et al. in order to investigate virtual memory systems [Mattson et al., 1970]. Since that time, the concept has also been applied to analyze cache memory systems, cf. [Hill and Smith, 1989].

In this context, they summarize program memory access patterns by giving an overview of the amount of references to cache lines of a cache set that have most recently, second most recently, ...  $\alpha$  most recently and >  $\alpha$  most recently been accessed;  $\alpha$  is the associativity of the cache. The term *stack distance* relates to the *distance*  $\delta$  observed on the LRU *stack* of a cache set when accessing a cache line. See figure 40 in the appendix for an explanation of *cache set* or *cache line*.

Figure 5 a) shows an LRU stack  $\zeta_s^S$  for a cache set s in case associativity  $\alpha = 8$ .



**Figure 5:** a) LRU stack  $\zeta_s^S$  for cache set s;  $\delta = 1$  depicts the most recently used (MRU) element, and  $\delta = \alpha = 8$  the least recently used (LRU) element; b) stack distance histogram  $H_{a,\iota_{Fi},s}^{sd,S}$  for application a, cache set s, execution interval  $\iota_{Fi}$ . Note that  $H_{a,\iota_{Fi},s}^{sd,S}$  denotes a stack distance histogram for a specific cache set s.

Let  $S = \{s_1, s_2, \dots, s_{|S|}\}$  be the set of cache sets of a processor cache and let |S| be the number of cache sets. Generally, a cache with |S| cache sets and associativity  $\alpha$  applies |S| LRU stacks  $\zeta^S = \{\zeta_1^S, \dots, \zeta_{|S|}^S\}$  of capacity  $\alpha$  each in order to track cache line references and to determine which element to displace next.

**Definition:** Let  $\zeta$  be a stack. If it is said that stack  $\zeta$  is of capacity  $\alpha, \alpha \in \mathbb{N}^+$ , then  $\zeta$  can hold up to  $\alpha$  numbers  $\in \mathbb{N}$ .  $\zeta(\delta)$ ,  $1 \leq \delta \leq \alpha$ , is the operation that references stack element at position  $\delta$  (cf. figure 5 a)).  $\zeta\{x\}$  is the operation that returns the stack position of element x according to

$$\zeta\{x\} = \begin{cases} \delta, & \text{if } \exists \ \delta, 1 \le \delta \le \alpha : \ \zeta(\delta) = x \\ \alpha + 1, & \text{if } \nexists \ \delta, 1 \le \delta \le \alpha : \ \zeta(\delta) = x \end{cases}$$
(1)

If there is more than one  $\delta$  with  $\zeta(\delta) = x$ , the least valued  $\delta$  is returned.  $\Box$ 

Figure 5 b) shows a per-cache-set stack distance histogram  $H_{a,\iota_{F}i,s}^{sd,S}$  for application a, interval  $\iota_{Fi}$ , cache set s, associativity  $\alpha = 8$ .  $H_{a,\iota_{F}i,s}^{sd,S}(\delta)$  refers to element  $\delta$  in stack distance histogram  $H_{a,\iota_{F}i,s}^{sd,S}$  and represents the number of references of application a, execution interval  $\iota_{Fi}$  that map to cache set s and address the  $\delta$  most recently referenced cache line. As figure 5 b) suggest,  $H_{a,\iota_{F}i,s}^{sd,S}(\alpha+1)$  represents the number of cache misses of application a in interval  $\iota_{Fi}$ , cache set s. For application a in interval  $\iota_{Fi}$ , the number of cache hits in cache set s calculates to  $\sum_{\delta=1}^{\alpha} H_{a,\iota_{Fi}}^{sd,S}(\delta)$ , and the total number of references to cache set s calculates to  $\sum_{\delta=1}^{\alpha+1} H_{a,\iota_{Fi},s}^{sd,S}(\delta)$ . Contrary to per-cache-set histograms  $H_{a,\iota_{Fi},s}^{sd,S}$ , stack distance histogram  $H_{a,\iota_{Fi}}^{sd}$  summarizes the amount of distances of all cache sets, i.e.

$$H^{sd}_{a,\iota_{Fi}}(\delta) = \sum_{s=1}^{|S|} H^{sd,S}_{a,\iota_{Fi},s}(\delta) , \quad 1 \le \delta \le \alpha + 1,$$

$$\tag{2}$$

and the number of cache hits, cache misses, and cache accesses calculate accordingly. Algorithm 1 shows how to calculate both the set of per-cache-set stack distance histograms  $H_{a,\iota_{Fi}}^{sd,S} = \{H_{a,\iota_{Fi},1}^{sd,S}, \dots, H_{a,\iota_{Fi},|S|}^{sd,S}\}$  and the combined histogram  $H_{a,\iota_{Fi}}^{sd}$  from a given tuple of memory references  $M_{a,\iota_{Fi}} = (m_{a,\iota_{Fi},1}, \dots, m_{a,\iota_{Fi},|M_{a,\iota_{Fi}}|)$  that an application a references when it executes instructions  $F \cdot i \dots F \cdot (i+1) - 1$ .  $|M_{a,\iota_{Fi}}|$  is the number of references in  $\iota_{Fi}$ . Each reference  $m_{a,\iota_{Fi},j} \in M_{a,\iota_{Fi}}$  is a natural number of range  $0 \le m_{a,\iota_{Fi},j} < 2^{32}$ . In order to extract the cache set address of a memory reference m, I apply operation  $\varsigma(m)$ . Given a cache of way size |w| and line size  $|\lambda|$  (cf. figure 40 in the appendix), then  $\varsigma(m) = ((m/|\lambda|) \mod (|w|/|\lambda|)) + 1$ ; note that  $1 \le \varsigma(m) \le |S|$ ; |w| and  $|\lambda|$  are measured in units of byte.

To extract the key address of a memory reference m, I apply operation  $\kappa(m)$ . Given a cache of way size |w|, then  $\kappa(m) = m/|w|$  and  $\forall_m : \kappa(m) \ge 0$ .

**Algorithm 1** Generating stack distance histograms  $H^{sd,S}_{a,\iota_{Fi},s}$  and  $H^{sd}_{a,\iota_{Fi}}$  for interval  $\iota_{Fi}$  of an application a and an  $\alpha$  way set associative cache with |S| cache sets.

1: # — Initialization —

2: for  $\delta \leftarrow 1$  to  $\alpha + 1$  do

3: 
$$H_{a,\iota_{\Gamma_i}}^{sd}(\delta) \leftarrow 0$$

- for  $s \leftarrow 1$  to |S| do 4:
- $H^{sd,S}_{a,\iota_{F\,i},s}(\delta) \gets 0$ 5:
- ${\bf if} \ \delta \leq \alpha \ {\bf then} \\$ 6:

7: 
$$\zeta_s^S(\delta) \leftarrow -1$$

- end if 8:
- end for 9:
- 10: end for

11: # — Process all references in  $M_{a,\iota_{Fi}}$  —

12: for  $j \leftarrow 1$  to  $|M_{a,\iota_{F_i}}|$  do

13: 
$$s \leftarrow \varsigma(m_{a,\iota_F i},j)$$

14: 
$$\delta \leftarrow \zeta_s^S \{ \kappa(m_{a,\iota_{F_i},j}) \}$$

15: 
$$H_{a,\iota_{F_i}}^{sd}(\delta) \leftarrow H_{a,\iota_{F_i}}^{sd}(\delta) + 1$$
  
16:  $H_{a,\iota_{F_i}}^{sd,S}(\delta) \leftarrow H_{a,\iota_{F_i}}^{sd,S}(\delta) + 1$ 

16: 
$$H^{sd,S}_{a,\iota_{Fi},s}(\delta) \leftarrow H^{sd,S}_{a,\iota_{Fi},s}(\delta) + 1$$

if  $\delta > \alpha$  then 17:

18: 
$$\delta \leftarrow \alpha$$

- end if 19:
- # Adjust LRU stack 20:

```
while \delta > 1 do
21:
```

22: 
$$\zeta_s^S(\delta) \leftarrow \zeta_s^S(\delta-1)$$

23: 
$$\delta \leftarrow \delta - 1$$

- end while 24:
- $\zeta_s^S(1) \leftarrow \kappa(m_{a,\iota_{F_i},j})$ 25:

## 26: end for

## 2.2 The FOA Method

The FOA (frequency of access) method is one of two heuristic cache contention prediction methods proposed in [Chandra et al., 2005]. It is based on the idea that a thread that gets co-scheduled with other threads, and competes for shared cache space, receives only a subset of the whole cache space, the so-called *effective cache space* for that thread. The ratio of a thread's *effective cache space* to its *working set size* determines the impact cache sharing has on the thread's performance: The lower the *effective cache space*, compared to the *working set size*, the more the thread suffers from cache sharing. Given an  $\alpha$  way set associative cache and a stack distance histogram  $H^{sd}_{a,\iota_{Fi}}$ , then the lower *effective cache space* results in lowering the hit  $\leftrightarrow$  miss barrier from associativity  $\alpha$  to a virtual effective associativity  $\alpha'$ , while way size and line size of the cache remain unchanged. Figure 6 shows how Chandra et al.'s *FOA* method assumes that the cache space is reduced.



Figure 6: Extra cache misses from cache sharing.

If an application a is executed stand-alone without sharing the cache with any other application, the number of misses  $\mu$  of a in execution interval  $\iota_{Fi}$  for an  $\alpha$  way set associative cache is determined by

$$\mu_{a,\iota_{Fi}} = H^{sd}_{a,\iota_{Fi}}(\alpha+1). \tag{3}$$

If, in contrast, for an application a, sharing the cache with a set of applications  $C_a$  in interval  $\iota_{Fi}$  would reduce  $\alpha$  to an effective  $\alpha'_{C_a,\iota_{Fi}} \in \mathbb{N}$ , additional misses would have to
be considered and the total number of misses then calculates to

$$\mu_{a,\iota_{F_{i}}} = \sum_{\delta = \alpha'_{C_{a},\iota_{F_{i}}} + 1}^{\alpha + 1} H^{sd}_{a,\iota_{F_{i}}}(\delta).$$
(4)

When calculating additional misses from  $\alpha'$ , Chandra et al. note that they apply "linear interpolation whenever necessary" [Chandra et al., 2005]. Therefore, if  $\alpha'_{C_a,\iota_{F_i}} \in \mathbb{R}$ , I calculate  $\mu$  by

$$\mu_{a,\iota_{Fi}} = \left( \left\lceil \alpha'_{C_a,\iota_{Fi}} \right\rceil - \alpha'_{C_a,\iota_{Fi}} \right) \cdot H^{sd}_{a,\iota_{Fi}} (\left\lfloor \alpha'_{C_a,\iota_{Fi}} \right\rfloor + 1) + \sum_{\delta = \left\lceil \alpha'_{C_a,\iota_{Fi}} \right\rceil + 1}^{\alpha + 1} H^{sd}_{a,\iota_{Fi}} (\delta)$$
(5)

With the FOA method, Chandra et al. propose a technique to estimate the reduction of  $\alpha$  to  $\alpha'$ . They assume that a thread's effective cache space is proportional to its access frequency, as threads with high access frequency are likely to bring in more data into the cache and retain it [Chandra et al., 2005].

In the following, I present three variations of the FOA method.

## Variation 'one'

Variation 'one' represents the original FOA method as it has been proposed in [Chandra et al., 2005]. Hereby, 'one' means that there is exactly one histogram  $H_{a,\iota_{Fi}}^{sd}$ for each execution interval  $\iota_{Fi}$  of an application a. Let a be an application and let  $C_a$ be the set of applications that are co-scheduled with a and compete for a shared cache of associativity  $\alpha$  and let  $H_{a',\iota_{Fi}}^{sd}$ ,  $a' \in \{a\} \cup C_a$  be the stack distance histograms of capacity  $\alpha + 1$  that are calculated from stand-alone execution of applications a' in interval  $\iota_{Fi}$  as presented in algorithm 1. The effective associativity  $\alpha'_{C_a,\iota_{Fi}}$  for application a, interval  $\iota_{Fi}$ 

$$\alpha_{C_a,\iota_{F_i}}' = \frac{\sum_{\delta=1}^{\alpha+1} H_{a,\iota_{F_i}}^{sd}(\delta)}{\sum_{a'\in\{a\}\cup C_a} \sum_{\delta=1}^{\alpha+1} H_{a',\iota_{F_i}}^{sd}(\delta)} \cdot \alpha.$$
(6)

Similar to equation 5, Chandra et al. calculate predictor  $p_{C_a,\iota_{F_i}}$  that predicts additional misses introduced to application a in interval  $\iota_{F_i}$  due to reduced associativity  $\alpha'_{C_a,\iota_{F_i}}$  by

$$p_{C_{a,\iota_{F_{i}}}} = \left( \lceil \alpha'_{C_{a,\iota_{F_{i}}}} \rceil - \alpha'_{C_{a,\iota_{F_{i}}}} \right) \cdot H^{sd}_{a,\iota_{F_{i}}}(\lceil \alpha'_{C_{a,\iota_{F_{i}}}} \rceil) + \sum_{\delta = \lceil \alpha'_{C_{a,\iota_{F_{i}}}} \rceil + 1}^{\alpha} H^{sd}_{a,\iota_{F_{i}}}(\delta).$$
(7)

Let l = 4 be the word length of a processor, measured in units of byte. I apply the following predictors:

| Predictor                                                   | For all $a' \in$ | Size (each $a'$ )      |
|-------------------------------------------------------------|------------------|------------------------|
| $H^{sd}_{a',\iota_{Fi}}$                                    | $\{a\}$          | $(\alpha + 1) \cdot l$ |
| $\sum_{\delta=1}^{\alpha+1} H^{sd}_{a',\iota_{Fi}}(\delta)$ | $\{a\} \cup C_a$ | l                      |

#### Variation 'set'

Calculating  $\alpha'$  by equation 6 as it has been proposed in [Chandra et al., 2005] implicitly assumes that memory references are uniformly distributed in the set of cache sets S. However, memory references might show spatial locality, referencing only a small subset of the available cache sets [Settle et al., 2004]. Therefore, if access frequency really had a significant effect on  $\alpha'$ , as it has been stated by Chandra et al., then  $\alpha'$  actually would have to be calculated on a per-cache-set basis. Therefore, I present variation 'set' that calculates a separate  $\alpha'_{C_a, \iota_{Fi,S}}$  for each cache set according to

$$\alpha_{C_{a,\iota_{F}i,s}}^{\prime S} = \frac{\sum_{\delta=1}^{\alpha+1} H_{a,\iota_{F}i,s}^{sd,S}(\delta)}{\sum_{a'\in\{a\}\cup C_{a}} \sum_{\delta=1}^{\alpha+1} H_{a',\iota_{F}i,s}^{sd,S}(\delta)},$$
(8)

where  $H^{sd,S}_{a',\iota_{Fi},s}$ ,  $a' \in \{a\} \cup C_a$  is the *per cache set* stack distance histogram of application a', interval  $\iota_{Fi}$ , cache set s that can be calculated as shown in algorithm 1.

Given  $\alpha_{C_a,\iota_{F_i},s}^{\prime S}$  and  $H_{a,\iota_{F_i},s}^{sd,S}$  for every  $s \in S$ , then, in variation 'set',  $p_{C_a,\iota_{F_i}}$  that predicts additional cache misses introduced to application a, interval  $\iota_{F_i}$  due to cache contention with applications  $C_a$  calculates to

$$p_{C_{a},\iota_{F_{i}}} = \sum_{s=1}^{|S|} \left( \left( \left\lceil \alpha_{C_{a},\iota_{F_{i}},s}^{\prime S} \right\rceil - \alpha_{C_{a},\iota_{F_{i}},s}^{\prime S} \right) \cdot H_{a,\iota_{F_{i}},s}^{sd,S} (\left\lceil \alpha_{C_{a},\iota_{F_{i}},s}^{\prime S} \right\rceil) + \sum_{\delta = \left\lceil \alpha_{C_{a},\iota_{F_{i}},s}^{\prime S} \right\rceil + 1} H_{a,\iota_{F_{i}},s}^{sd,S} (\delta) \right)$$
(9)

For my evaluations, I calculate  $p_{C_a, \iota_{F_i}}$  from the following predictors:

| Predictor                                                       | For all $s \in S$ and $a' \in$ | Size (each $a'$ )                |
|-----------------------------------------------------------------|--------------------------------|----------------------------------|
| $H^{sd,S}_{a',\iota_{Fi},s}$                                    | $\{a\}$                        | $ S  \cdot (\alpha + 1) \cdot l$ |
| $\sum_{\delta=1}^{\alpha+1} H^{sd,S}_{a',\iota_{Fi},s}(\delta)$ | $\{a\}\cup C_a$                | $ S  \cdot l$                    |

### Variation 'set, masking'

In variation 'set, masking', I account for those cache sets only to contribute to  $p_{C_a,\iota_{Fi}}$ that are able to introduce contention misses from memory references that are *hits* in stand-alone execution. This might be a significant enhancement, *if* cache contention is primarily determined by stack distance histogram entries  $1 \dots \alpha$ , as it is assumed by the FOA method and nearly all other state-of-the art prediction methods as well (e.g. [Chandra et al., 2005]). Therefore, I calculate a mask  $\xi_{C_a,\iota_{Fi},s}^S$  for each cache set by

$$\xi_{C_a,\iota_{F_i,s}}^S\{x\} = \begin{cases} 1, & \text{if } \sum_{a' \in \{a\} \cup C_a} \delta_{a',\iota_{F_i,s}}^{\max,S} > \alpha \\ 0, & \text{if } \sum_{a' \in \{a\} \cup C_a} \delta_{a',\iota_{F_i,s}}^{\max,S} \le \alpha \end{cases}$$
(10)

where  $\delta_{a',\iota_{Fi},s}^{\max,S}$ ,  $a' \in \{a\} \cup C_a$ , represents the largest  $\delta$  with  $\delta \leq \alpha$ , that yields  $H_{a',\iota_{Fi},s}^{sd,S}(\delta) \neq 0$ (cf. section 2.10). Given a cache of way size |w|, line size  $|\lambda|$  and associativity  $\alpha$ , I calculate  $\delta_{a',\iota_{Fi}}^{\max,S}$  as shown in algorithm 2.

# **Algorithm 2** Calculating predictor $\delta_{a,\iota_{Fi},s}^{\max,S}$ from $H_{a,\iota_{Fi},s}^{sd,S}$ .

1: for 
$$s \leftarrow 1$$
 to  $|S|$  do  
2:  $\delta_{a,\iota_{Fi},s}^{\max,S} \leftarrow \alpha$   
3: while  $\delta_{a,\iota_{Fi},s}^{\max,S} > 0 \land H_{a,\iota_{Fi},s}^{sd,S}(\delta_{a,\iota_{Fi},s}^{\max,S}) = 0$  do  
4:  $\delta_{a,\iota_{Fi},s}^{\max,S} \leftarrow \delta_{a,\iota_{Fi},s}^{\max,S} - 1$   
5: end while  
6: end for

To exclusively account for those  $\alpha_{C_a,\iota_{F_i},s}^{\prime S}$  that belong to cache sets that have the potential to introduce cache contention misses from stand-alone cache hits only, I integrate  $\xi_{C_a,\iota_{F_i},s}^S$  in equation 9 to mask out all other cache sets and calculate  $p_{C_a,\iota_{F_i}}$  according to

$$p_{C_{a},\iota_{Fi}} = \sum_{s=1}^{|S|} \left( \xi_{C_{a},\iota_{Fi},s} \cdot \left( \left( \lceil \alpha_{C_{a},\iota_{Fi},s}^{\prime S} \rceil - \alpha_{C_{a},\iota_{Fi},s}^{\prime S} \right) \cdot H_{a,\iota_{Fi},s}^{sd,S} (\lceil \alpha_{C_{a},\iota_{Fi},s}^{\prime S} \rceil) + \sum_{\delta = \lceil \alpha_{C_{a},\iota_{Fi},s}^{\prime S} \rceil + 1}^{\alpha} H_{a,\iota_{Fi},s}^{sd,S} (\delta) \right) \right), \quad (11)$$

where  $\alpha_{C_a, \iota_{F_i}, s}^{\prime S}$  is calculated as shown in equation 8.

| Predictor                                                       | For all $s \in S$ and $a' \in$ | Size (each $a'$ )                |
|-----------------------------------------------------------------|--------------------------------|----------------------------------|
| $H^{sd,S}_{a',\iota_{Fi},s}$                                    | $\{a\}$                        | $ S  \cdot (\alpha + 1) \cdot l$ |
| $\sum_{\delta=1}^{\alpha+1} H^{sd,S}_{a',\iota_{Fi},s}(\delta)$ | $\{a\}\cup C_a$                | $ S  \cdot l$                    |
| $\delta^{\max,S}_{a',\iota_{Fi},s}$                             | $\{a\}\cup C_a$                | $ S  \cdot l$                    |

I calculate  $p_{C_a, \iota_{F_i}}$  from the following predictors:

However, assuming that a thread's effective cache space is proportional to its access frequency is a very coarse model. In fact, it is rather a *different distribution* of stack distance frequencies that will affect a thread's ability to keep its data in cache, as for example a more concentrated stack distance profile (i.e.  $\forall \delta, 1 \leq \delta < \alpha : H^{sd}_{a,\iota_{Fi}}(\delta + 1) \neq 0 \Rightarrow$  $H^{sd}_{a,\iota_{Fi}}(\delta) \gg H^{sd}_{a,\iota_{Fi}}(\delta + 1)$ ) corresponds to a high temporal locality, making cache lines less likely to be replaced, which in turn increases the effective cache space. Chandra et al. try to address this observation by their *SDC* (stack distance competition) and *Prob* (probabilistic) methods, while I address this observation by my *Width* and *DMax* methods.

# 2.3 The SDC Method

With the SDC (stack distance competition) model, Chandra et al. propose an alternative to the FOA method to calculate effective  $\alpha'$ . The model merges stack distance entries  $H_{a',\iota_{Fi}}^{sd}$  of competing threads  $a' \in \{a\} \cup C_a$  to build up a new stack distance histogram  $H_{\{a\}\cup C_a,\iota_{Fi}}^{sd,merged}$  of capacity  $\alpha$  by applying a greedy strategy. Then, the *effective cache space* for each application  $a' \in \{a\} \cup C_a$  is computed proportionally to the number of entries in  $H_{\{a\}\cup C_a,\iota_{Fi}}^{sd,merged}$  that originate from a', i.e.  $0 \dots \alpha$ .

#### Variation 'one'

Just like variation 'one' in the FOA method, variation 'one' in the SDC model corresponds to the original method proposed in [Chandra et al., 2005] and calculates  $\alpha'_{C_a,\iota_{F_i}}$  and  $p_{C_a,\iota_{F_i}}$ from only a single stack distance histogram  $H^{sd}_{a',\iota_{F_i}}$  for each application  $a' \in \{a\} \cup C_a$  and execution interval  $\iota_{F_i}$ .

Let  $a \mapsto b$  be the operation that replaces, in an algorithm, element a by element b. In SDC variation 'one',  $\alpha'_{C_a,\iota_{F_i}}$  is calculated as presented by algorithm 3, but with  $|S| \mapsto 1$ ,  $H^{sd,S}_{a',\iota_{F_i},s} \mapsto H^{sd}_{a',\iota_{F_i}}$  and  $\alpha'^{S}_{C_a,\iota_{F_i},s} \mapsto \alpha'_{C_a,\iota_{F_i}}$ ; note that pure algorithm 3 calculates  $\alpha'$  on a per-cache-set basis. Contrary to the FOA method, the SDC algorithm to calculate  $\alpha'_{C_a,\iota_{F_i}}$  results in values of  $\alpha'_{C_a,\iota_{F_i}} \in \mathbb{N}^+_0$ . Therefore, no interpolation has to be performed (contrary to equation 7) and prediction  $p_{C_a,\iota_{F_i}}$  calculates to

$$p_{C_a,\iota_{F_i}} = \sum_{\delta = \alpha'_{C_a,\iota_{F_i}} + 1}^{\alpha} H^{sd}_{a,\iota_{F_i}}(\delta).$$
(12)

Compared to the FOA method,  $\sum_{\delta=1}^{\alpha+1} H_{a',\iota_{F_i}}^{sd}$  for each  $a' \in \{a\} \cup C_a$  can be omitted; the predictors necessary for SDC variation 'one' is as follows.

| Predictor              | For each $a' \in$ | Size (each $a'$ )   |
|------------------------|-------------------|---------------------|
| $H^{sd}_{a',\iota_Fi}$ | $\{a\} \cup C_a$  | $(\alpha+1)\cdot l$ |

#### Variation 'set'

Variation set tries to exploit spatial locality as presented in [Settle et al., 2004]. Therefore,  $\alpha'$  calculates on a per-set basis according to algorithm 3. Given  $\alpha'_{C_a,\iota_{F_i},s}$  for each cache set  $s \in S$ , prediction  $p_{C_a,\iota_{F_i}}$  calculates to

$$p_{C_{a},\iota_{F_{i}}} = \sum_{s=1}^{|S|} \sum_{\delta = \alpha_{C_{a},\iota_{F_{i}},s}^{\alpha} + 1} H^{sd,S}_{a,\iota_{F_{i}},s}(\delta),$$
(13)

applying a stack distance histogram for each cache set as predictor.

| Predictor                    | For all $s \in S$ and $a' \in$ | Size (each $a'$ )                |
|------------------------------|--------------------------------|----------------------------------|
| $H^{sd,S}_{a',\iota_{Fi},s}$ | $\{a\}\cup C_a$                | $ S  \cdot (\alpha + 1) \cdot l$ |

In contrast to the FOA method (cf. FOA, variation 'set, masking'), the SDC method has masking integrated automatically.

**Proof:** If a merged stack distance histogram  $H^{sd,merged,S}_{\{a\}\cup C_{a,\iota_{F}i,s}}$  contains all stack distance entries  $H^{sd,S}_{a',\iota_{F}i,s}(\delta) \neq 0, \ 1 \leq \delta \leq \alpha$  of all co-scheduled applications  $a' \in \{a\} \cup C_a$ , then algorithm 3 calculates  $\alpha'^{S}_{C_a,\iota_{F}i,s}$  as the number of all entries in  $H^{sd,S}_{a,\iota_{F}i,s}(\delta), \ 1 \leq \delta \leq \alpha$  that are  $\neq 0$ , i.e.

$$\sum_{a' \in \{a\} \cup C_a} \delta^{\max,S}_{a',\iota_{F\,i},s} \le \alpha \quad \Rightarrow \quad \alpha'^S_{C_a,\iota_{F\,i},s} = \delta^{\max,S}_{a,\iota_{F\,i},s}. \tag{14}$$

Given effective associativity  $\alpha_{C_a,\iota_{Fi},s}^{\prime S}$  as calculated by equation 14. Then, in equation 13,  $\sum_{\delta=\alpha_{C_a,\iota_{Fi},s}^{\prime S}+1} H_{a,\iota_{Fi},s}^{sd,S}(\delta) = 0$ , because all  $\delta$  with  $\alpha_{C_a,\iota_{Fi},s}^{\prime S}+1 \leq \delta \leq \alpha$  can address only those entries in  $H_{a,\iota_{Fi},s}^{sd,S}$  that are 0, as  $\alpha_{C_a,\iota_{Fi},s}^{\prime S}+1 \leq \delta$  implies  $\delta > \delta_{a,\iota_{Fi},s}^{\max,S}$ .  $\Box$ 

As masking is implicitly integrated in SDC variation 'set', there is no need to investigate a separate variation 'set, masking'. **Algorithm 3** SDC model to calculate reduced associativity  $\alpha_{C_a,\iota_{Fi},s}^{\prime S}$ .

1: # — Iterate over all cache sets — 2: for  $s \leftarrow 1$  to |S| do # — Initialize pointers to next element of each histogram — 3: for all  $a' \in \{a\} \cup C_a$  do 4:  $\delta_{a'} \leftarrow 1$ 5:end for 6: # — Calculate contribution of *a* when merging histograms — 7:for  $\delta \leftarrow 1$  to  $\alpha$  do 8: # — Get application with highest histogram value — 9:  $H \leftarrow 0$ 10: $a'' \leftarrow a$ 11:for all  $a' \in \{a\} \cup C_a$  do 12:if  $H^{sd,S}_{a',\iota_{\mathit{F}\,i},s}(\delta_{a'}) > H$  then 13:  $H \leftarrow H^{sd,S}_{a',\iota_{F}i,s}(\delta_{a'})$ 14: $a'' \leftarrow a'$ 15:end if 16:17:end for # — Increase contribution — 18:if H > 0 then 19: $\delta_{a''} \leftarrow \delta_{a''} + 1$ 20: end if 21: 22: end for  $\# - \delta_a - 1$  corresponds to  $\alpha_{C_a, \iota_{F_i, s}}^{\prime S} -$ 23: $\alpha_{C_a,\iota_{Fi},s}^{\prime S} \leftarrow \delta_a - 1$ 24:25: end for

#### Variation 'lru set group'

In this variation, I combine Chandra et al.'s SDC method with a technique presented by Suh et al. for cache partitioning [Suh et al., 2002].

In [Suh et al., 2002], Suh et al. introduce a method to partition a cache among multiple applications in order to maximize overall cache performance. The method is based on the *miss rate versus cache size curve* an application shows when executed in absence of any other application, i.e. on stand-alone execution. Figure 7 shows a miss rate curve similar to the one presented in [Suh et al., 2002] for the gcc benchmark.



Figure 7: Miss rate curve for an application as it has similarly been presented in [Suh et al., 2002].

For small cache sizes, the curve quickly drops off and then settles down, forming a knee that is typical for many applications [Suh et al., 2002]. If an application has less cache space available than determined by the abscissa of its knee, cache performance heavily degrades. For larger cache sizes however, only a small gain in cache performance can be achieved. By reason of this observation, Suh et al. suggest to assign at least as many cache resources to an application as it is determined by the abscissa of the knee in the application's miss rate vs. cache size diagram — for stand-alone execution as well as for execution in co-schedule with other applications where each application is assigned a predefined partition of the cache. To determine the partition sizes for the applications, Suh et al. apply a greedy strategy on the derivative of the miss rate curve that has been multiplied by the number of memory references: they assign to each application at least as many cache blocks as determined by the abscissa of the knee in the miss rate curve — just the way Chandra et al. merge stack distance histogram entries of co-scheduled applications to a new stack distance histogram when calculating  $\alpha'$  in algorithm 3. Since the multiplication of the number of memory references with the derivative of the miss rate curve results in a function that plots misses vs. cache size, i.e. a stack distance histogram for a fully associative cache, Suh et al. actually presented Chandra et al.'s SDC method (2005) as early as 2002.

Although Suh et al. consider set associative caches, they calculate their partitions from the miss rate curve of a *fully associative* cache; to obtain that curve, however, they apply data gathered from performance counters of a set associative cache. As a cache with associativity  $\alpha$  results in only  $\alpha$  different entries in a stack distance histogram (Suh et al. only regared cache hits  $\Rightarrow$  entry  $\alpha + 1$  is not used), Suh et al. not only use LRU information from cache ways, but also LRU information from *cache set accesses* to obtain stack distance histograms with more than just  $\alpha$  entries: They partition |S| cache sets into |G| equally sized groups  $G = \{g_1, \ldots, g_{|G|}\}$  (Suh et al.:  $|G| \in \{8, 16\}$ ) and monitor, if the currently accessed cache set is member of the group that has *least recently*, 2nd *least recently* ... or |G| least recently been accessed, applying an LRU algorithm. To combine way LRU and set LRU information, Suh et al. create the set of |G| histograms  $H^{sd,G}_{a,\iota_{Fi}} = \{H^{sd,G}_{a,\iota_{Fi},1}, \dots, H^{sd,G}_{a,\iota_{Fi},|G|}\} \text{ of capacity } \alpha \text{ each. } H^{sd,G}_{a,\iota_{Fi},\delta_G}(\delta_S) \text{ refers to the number of } A^{sd,G}_{a,\iota_{Fi},\delta_G}(\delta_S) \text{ refers } A^{s$ accesses to set groups of LRU stack position  $\delta_G$  and to cache ways of LRU stack position  $\delta_S$ . To transform histograms  $H^{sd,G}_{a,\iota_{Fi}}$  into one stack distance histogram  $H^{sd,ext}_{a,\iota_{Fi}}$  of extended size, Suh et al. take all  $\alpha \cdot |G|$  elements stored in  $H^{sd,G}_{a,\iota_{F_i}}$ , sort them by value and create a new histogram  $H^{sd,ext}_{a,e_{Fi}}$  of capacity  $\alpha \cdot |G|$  that holds all those values.

Given a set associative cache of associativity  $\alpha$  and |S| cache sets  $S = \{s_1, \ldots, s_{|S|}\}$  and an application a with memory references  $M_{a,\iota_{Fi}}$  in execution interval  $\iota_{Fi}$ .

Let  $\zeta^S = \{\zeta_1^S, \ldots, \zeta_{|S|}^S\}$  be the set of stacks of capacity  $\alpha$  that hold LRU information for the lines of each cache set, let  $\zeta^G$  be a stack of capacity |G| that holds LRU information for |G| set groups, and let  $\gamma(s) = ((s-1) \cdot |G|/|S|) + 1$  be the operation that extracts the set group from set number s and let  $1 \leq \gamma(s) \leq |G|$ . Then, in variation 'lru set group', stack distance histogram  $H_{a,\iota_Fi}^{sd,ext}$  of capacity  $\alpha \cdot |G|$  for application a, interval  $\iota_{Fi}$  is calculated as shown in algorithm 4. For my evaluation, I apply |G| = 16. Given stack distance histograms  $H^{sd,ext}_{a',\iota_{Fi}}$  for all applications  $a' \in \{a\} \cup C_a$ , I calculate  $\alpha'_{C_a,\iota_{Fi}}$  according to algorithm 3 with

- $|S| \mapsto 1$ ,
- $H^{sd,S}_{a,\iota_{Fi},s} \mapsto H^{sd,ext}_{a,\iota_{Fi}},$
- $\alpha \mapsto \alpha \cdot |G|$  and
- $\alpha_{C_a,\iota_{F_i},s}^{\prime S} \mapsto \alpha_{C_a,\iota_{F_i}}^{\prime}.$

Given  $H^{sd,ext}_{a,\iota_{Fi}}$  and  $\alpha'_{C_a,\iota_{Fi}}$ , I calculate prediction  $p_{C_a,\iota_{Fi}}$  for SDC variation 'lru set group' according to

$$p_{C_{a,\iota_{F_i}}} = \sum_{\delta=\alpha'_{C_{a,\iota_{F_i}}}+1}^{\alpha \cdot |G|} H^{sd,ext}_{a,\iota_{F_i}}(\delta).$$
(15)

For this calculation, I apply predictors as follows.

| Predictor                    | For all $a' \in$ | Size (each $a'$ )       |
|------------------------------|------------------|-------------------------|
| $H^{sd,ext}_{a',\iota_{Fi}}$ | $\{a\} \cup C_a$ | $ G \cdot lpha \cdot l$ |

**Algorithm 4** Generate stack distance histogram  $H^{sd,ext}_{a,\iota_{Fi}}$  of capacity  $\alpha \cdot |G|$ .

1: # —— Initialize stacks and histograms —— 2: for  $s \leftarrow 1$  to |S| do for  $\delta_S \leftarrow 1$  to  $\alpha$  do 3:  $\zeta_s^S(\delta_S) \leftarrow -1$ 4: end for 5: 6: **end for** 7: for  $\delta_G \leftarrow 1$  to |G| do  $\zeta^G(\delta_G) \leftarrow -1$ 8: for  $\delta_S \leftarrow 1$  to  $\alpha$  do 9:  $H^{sd,G}_{a,\iota_{F}i,\delta_{G}}(\delta_{S}) \leftarrow 0$ 10: 11: end for 12: end for 13: # — Calculate all |G| histograms  $H^{sd,G}_{a,\iota_{F_i},g}, g \in \{1,\ldots,|G|\}$  — 14: for  $j \leftarrow 1$  to  $|M_{a,\iota_{F_i}}|$  do # — Update histogram — 15: $s \leftarrow \varsigma(m_{a,\iota_{F_i},j})$ 16: $\delta_G \leftarrow \zeta^G \{\gamma(s)\}$ 17: $\delta_S \leftarrow \zeta_s^S \{ \kappa(m_{a,\iota_{F_i},j}) \}$ 18: if  $\delta_S \leq \alpha$  then 19: $H^{sd,G}_{a,\iota_{F_i},\delta_G}(\delta_S) \leftarrow H^{sd,G}_{a,\iota_{F_i},\delta_G}(\delta_S) + 1$ 20: 21: else  $\delta_S \leftarrow \alpha$ 22:end if 23: # — Adjust line LRU stack of cache set s — 24:while  $\delta_S > 1$  do 25: $\zeta_s^S(\delta_S) \leftarrow \zeta_s^S(\delta_S - 1)$ 26: $\delta_S \leftarrow \delta_S - 1$ 27:28:end while  $\zeta_s^S(1) \leftarrow \kappa(m_{a,\iota_{F_i},j})$ 29:

30: # — Adjust set group LRU stack —

31: if 
$$\delta_G = -1$$
 then

32: 
$$\delta_G \leftarrow |G|$$

- 33: end if
- 34: while  $\delta_G > 1$  do
- 35:  $\zeta^G(\delta_G) \leftarrow \zeta^G(\delta_G 1)$
- 36:  $\delta_G \leftarrow \delta_G 1$
- 37: end while
- 38:  $\zeta^G(1) \leftarrow \gamma(s)$
- 39: **end for**
- 40: # Merge all |G| histograms  $H^{sd,G}_{a,\iota_{Fi},g}, g \in \{1,\ldots,|G|\}$ to a single sorted histogram  $H^{sd,ext}_{a,\iota_{Fi}}$  of extended size —
- 41: for  $\delta \leftarrow 1$  to  $\alpha \cdot |G|$  do
- $H \leftarrow 0$ 42:  $\delta_S \leftarrow 0$ 43:  $\delta_G \leftarrow 0$ 44: for  $\delta'_G \leftarrow 1$  to |G| do 45: for  $\delta'_S \leftarrow 1$  to  $\alpha$  do 46: 
  $$\begin{split} & \stackrel{\sim}{\text{if}} \; H^{sd,G}_{a,\iota_{F\,i},\delta'_{G}}(\delta'_{S}) > H \; \text{then} \\ & H \leftarrow H^{sd,G}_{a,\iota_{F\,i},\delta'_{G}}(\delta'_{S}) \end{split}$$
  47:48:  $\delta_S \leftarrow \delta'_S$ 49:  $\delta_G \leftarrow \delta'_G$ 50:end if 51:end for 52:end for 53:  $H^{sd,G}_{a,\iota_{Fi},\delta_G}(\delta_S) \leftarrow 0$ 54: $H^{sd,ext}_{a,\iota_{F\,i}}(\delta) \leftarrow H$ 55:56: **end for**

# 2.4 The Prob Method

With their heuristic methods FOA and SDC, Chandra et al. calculate additional cache misses introduced from cache contention by means of a reduced cache size, reflected in an effective associativity  $\alpha'$  for set associative caches (cf. figure 6). With their analytical, inductive probability based *Prob* method, Chandra et al. calculate additional cache misses introduced from cache contention by the probability that a hit in stand-alone execution turns into a miss when sharing the cache [Chandra et al., 2005]. Given this probability, they predict additional cache misses introduced from a set of applications  $C_a$  to an application a in execution interval  $\iota_{Fi}$  by

$$p_{C_a,\iota_{F_i}} = \sum_{c_a \in C_a} \sum_{\delta=1}^{\alpha} H^{sd}_{a,\iota_{F_i}}(\delta) \cdot P^{miss}_{c_a,\iota_{F_i}}(\delta).$$
(16)

 $H^{sd}_{a,\iota_{Fi}}(\delta)$  refers to element  $\delta$  in stack distance histogram  $H^{sd}_{a,\iota_{Fi}}$  (cf. algorithm 1) and denotes the frequency of memory references with LRU stack distance  $\delta$  in application a, interval  $\iota_{Fi}$ .  $P^{miss}_{c_a,\iota_{Fi}}(\delta)$ ,  $1 \leq \delta \leq \alpha$ , is the probability that a memory reference of application a, interval  $\iota_{Fi}$  that accesses the LRU stack with a distance  $\delta$  will turn into a miss, if a is co-scheduled with  $c_a$ . Figure 8 exemplarily shows how these extra misses are located in a stack distance histogram  $H^{sd}_{a,\iota_{Fi}}$ ; note the difference to figure 6.



Figure 8: Effective cache space Prob model.

To turn a memory reference  $m_a$  of application a to cache set s with LRU stack distance  $\delta$ ,  $1 \leq \delta \leq \alpha$  and key  $\kappa(m_a)$  into a miss, a co-scheduled application  $c_a$  has to provide memory sequences to  $\delta_{c_a} \geq \alpha - \delta + 1$  different cache lines in cache set s.

Chandra et al. calculate  $P_{c_a,\iota_{F_i}}^{miss}(\delta)$  by

$$P_{c_a,\iota_{F_i}}^{miss}(\delta) = \sum_{\delta_{c_a}=\alpha-\delta+1}^{E(\nu_{c_a,\iota_{F_i}}(\delta))} P_{c_a,\iota_{F_i}}^{seq}(\delta_{c_a}, E(\nu_{c_a,\iota_{F_i}}(\delta))),$$
(17)

where  $E(\nu_{c_a,\iota_{F_i}}(\delta))$  is the expected number of memory addresses that application  $c_a$  references in that time that application a, on average, takes to refer to  $\delta$  different cache lines.  $P_{c_a,\iota_{F_i}}^{seq}(\delta,\nu)$  is the probability that within a sequence of  $\nu$  memory references of application  $c_a$  in interval  $\iota_{F_i}$  that map to the same cache set,  $\delta$  different cache lines are used. Chandra et al. refer to such sequences as  $seq(\delta,\nu)$ . To calculate  $P_{c_a,\iota_{F_i}}^{seq}(\delta,\nu)$ , Chandra et al. recursively apply

$$P_{c_{a},\iota_{F_{i}}}^{seq}(\delta,\nu) = \begin{cases} \left(P_{c_{a},\iota_{F_{i}}}^{dist}(1)\right)^{\nu-1}, & \text{if } \nu \ge \delta = 1\\ P_{c_{a},\iota_{F_{i}}}^{seq}(\delta-1,\delta-1) \cdot \sum_{\delta'=\delta}^{\alpha+1} P_{c_{a},\iota_{F_{i}}}^{dist}(\delta'), & \text{if } \nu = \delta > 1\\ P_{c_{a},\iota_{F_{i}}}^{seq}(\delta,\nu-1) \cdot \sum_{\delta'=1}^{\delta} P_{c_{a},\iota_{F_{i}}}^{dist}(\delta') + \\ P_{c_{a},\iota_{F_{i}}}^{seq}(\delta-1,\nu-1) \cdot \sum_{\delta'=\delta}^{\alpha+1} P_{c_{a},\iota_{F_{i}}}^{dist}(\delta'), & \text{if } \nu > \delta > 1 \end{cases}$$
(18)

where  $P_{c_a,\iota_{F_i}}^{dist}(\delta)$ ,  $1 \leq \delta \leq \alpha + 1$  is the probability that a memory reference of application  $c_a$  in interval  $\iota_{F_i}$  has a stack distance of  $\delta$ . Given a stack distance histogram  $H_{c_a,\iota_{F_i}}^{sd}(\delta)$ ,  $P_{c_a,\iota_{F_i}}^{dist}(\delta)$  can be calculated by

$$P_{c_{a,\iota_{F_{i}}}}^{dist}(\delta) = \frac{H_{c_{a,\iota_{F_{i}}}}^{sd}(\delta)}{\sum_{\delta'=1}^{\alpha+1} H_{c_{a,\iota_{F_{i}}}}^{sd}(\delta')}$$
(19)

and

$$\sum_{\delta=x}^{y} P_{c_a, \iota_{F_i}}^{dist}(\delta) = \frac{\sum_{\substack{\delta'=x\\\alpha+1}}^{y} H_{c_a, \iota_{F_i}}^{sd}(\delta')}{\sum_{\delta'=1}^{\alpha+1} H_{c_a, \iota_{F_i}}^{sd}(\delta')}.$$
(20)

Note that in equation 17,  $E(\nu_{c_a,\iota_{F_i}}(\delta))$  might be larger than  $\alpha + 1$ . This generally poses a problem, as the calculation of  $P_{c_a,\iota_{F_i}}^{seq}(\delta_{c_a}, E(\nu_{c_a,\iota_{F_i}}(\delta)))$  according to equation 18 calculates  $P_{c_a,\iota_{F_i}}^{dist}(\delta_{c_a})$  by equation 19, which is not defined for values of  $\delta_{c_a} > \alpha + 1$ , as  $H_{c_a,\iota_{F_i}}^{sd}(\delta_{c_a})$  is

defined for  $1 \leq \delta_{c_a} \leq \alpha + 1$  only. This problem is not addressed in [Chandra et al., 2005]. However, I found out that  $\delta_{c_a} > \alpha + 1 \Rightarrow P_{c_a,\iota_{F_i}}^{seq}(\delta_{c_a}, E(\nu_{c_a,\iota_{F_i}}(\delta))) = 0$  independently of  $P_{c_a,\iota_{F_i}}^{dist}(\delta_{c_a})$ .

#### **Proof:**

- In equation 18, assume to calculate  $P_{c_a,\iota_{Fi}}^{seq}(\alpha+j,\alpha+j)$  with  $j \in \mathbb{N}, j > 1$ . Then, due to  $\sum_{\delta'=\alpha+j}^{\alpha+1} P_{c_a,\iota_{Fi}}^{dist}(\delta') = 0$  (line 2),  $P_{c_a,\iota_{Fi}}^{seq}(\alpha+j,\alpha+j) = 0$ .
- In equation 18, assume to calculate  $P^{seq}_{c_a,\iota_{F_i}}(\alpha + j, \alpha + k), \ j, k \in \mathbb{N}, \ 1 < j < k.$ 
  - In line 4,  $\sum_{\delta'=\alpha+j}^{\alpha+1} P_{c_a,\iota_F i}^{dist}(\delta') = 0$ , because  $\alpha + j > \alpha + 1$ . Applying recursion in line 4, line 4 will turn either into  $0 \cdot (\text{line } 3 + \text{line } 4)$ , or into  $0 \cdot \text{line } 1$ . Therefore, line 4 will always be 0 for  $\delta_{c_a} > \alpha + 1$ .
  - Applying recursion in line 3, line 3 will k j 1 times turn to  $\left(\sum_{\delta'=1}^{\delta_{c_a}} P_{c_a,\iota_{F_i}}^{dist}(\delta')\right) \cdot (\text{line } 3 + \text{line } 4)$ , before it turns to  $\left(\sum_{\delta'=1}^{\delta} P_{c_a,\iota_{F_i}}^{dist}(\delta')\right) \cdot \text{line } 2$ . As line 4 turns to 0 for  $\delta_{c_a} > \alpha + 1$  however, line 3 actually turns k - j - 1 times to  $\left(\sum_{\delta'=1}^{\delta} P_{c_a,\iota_{F_i}}^{dist}(\delta')\right) \cdot \text{line } 3$ before it turns to  $\left(\sum_{\delta'=1}^{\delta_{c_a}} P_{c_a,\iota_{F_i}}^{dist}(\delta')\right) \cdot \text{line } 2$ . Therefore, calculating  $P_{c_a,\iota_{F_i}}^{seq}(\alpha + j, \alpha + k)$  with  $j, k \in \mathbb{N}$  and 1 < j < k, line 3 turns to  $\left[\prod_{n=1}^{k-j} \sum_{\delta'=1}^{\delta_{c_a}} P_{c_a,\iota_{F_i}}^{dist}(\delta')\right] \cdot \text{line } 2$ . As line 2 is 0 for  $\delta_{c_a} > \alpha + 1$ , line 3 also is 0.
  - As both line 3 and 4 turn to 0 for  $\delta_{c_a} > \alpha + 1$ ,  $P_{c_a, \iota_{F_i}}^{seq}(\alpha + j, \alpha + k) = 0$ if  $j, k \in \mathbb{N}$ , 1 < j < k.
- As both  $P_{c_a,\iota_{Fi}}^{seq}(\alpha + j, \alpha + j) = 0$  with  $j \in \mathbb{N}, j > 1$  and  $P_{c_a,\iota_{Fi}}^{seq}(\alpha + j, \alpha + k) = 0$ with  $j,k \in \mathbb{N}, 1 < j < k, P_{c_a,\iota_{Fi}}^{seq}(\delta_{c_a}, E(\nu_{c_a,\iota_{Fi}}(\delta))) = 0$  for  $\delta_{c_a} > \alpha + 1$ .  $\Box$

As mentioned before,  $E(\nu_{c_a,\iota_{F_i}}(\delta))$  is the expected number of memory accesses that application  $c_a$  performs in that time that application a, on average, takes to refer to  $\delta$  different cache lines. Still the question remains how to calculate  $E(\nu_{c_a,\iota_{F_i}}(\delta))$ .

Chandra et al. estimate  $E(\nu_{c_a,\iota_{F_i}}(\delta))$  from  $\overline{\nu}_{a,\iota_{F_i}}(\delta)$ , the average number of memory references of application a in interval  $\iota_{F_i}$  that occur when a accesses  $\delta$  different cache lines per set: They scale  $\overline{\nu}_{a,\iota_{F_i}}(\delta)$  by the ratio of all memory references in a and  $c_a$  according to

$$E(\nu_{c_a,\iota_{F_i}}(\delta)) = \overline{\nu}_{a,\iota_{F_i}}(\delta) \cdot \frac{\sum_{\delta'=1}^{\alpha+1} H^{sd}_{c_a,\iota_{F_i}}(\delta')}{\sum_{\delta'=1}^{\alpha+1} H^{sd}_{a,\iota_{F_i}}(\delta')}.$$
(21)

Thereto, they calculate  $\overline{\nu}_{a,\iota_{F_i}}(\delta)$  by

$$\overline{\nu}_{a,\iota_{F_i}}(\delta) = \frac{\sum_{\nu=\delta+1}^{\nu_{max}} H^{cseq}_{a,\iota_{F_i}}(\delta,\nu) \cdot \nu}{\sum_{\nu=\delta+1}^{\nu_{max}} H^{cseq}_{a,\iota_{F_i}}(\delta,\nu)}.$$
(22)

Note that I apply  $\nu_{max} = 128$ , as it is proposed in [Chandra et al., 2005].

 $H_{a,\iota_{Fi}}^{cseq}$  is a three dimensional histogram of capacity  $\alpha \times (\nu_{max} - 1)$  for application a, interval  $\iota_{Fi}$ .  $H_{a,\iota_{Fi}}^{cseq}(\delta,\nu)$  with  $1 \leq \delta \leq \alpha$ ,  $\delta \in \mathbb{N}^+$  and  $2 \leq \nu \leq \nu_{max}$ ,  $\nu \in \mathbb{N}^+$  refers to the histogram entry that tracks the frequency of so-called *circular sequences cseq\_s* $(\delta,\nu)$ that occur in *any* cache set  $s \in S$  of application a in interval  $\iota_{Fi}$ . A circular sequence  $cseq_s(\delta,\nu)$  is a sequence of  $\nu$  memory references to cache set s, where the first and the last reference map to the same cache line  $\lambda'$  and the references in between refer to  $\delta - 1$ different cache lines  $\{\lambda_1, \ldots, \lambda_{\delta-1}\} = \Lambda$  and  $\lambda' \notin \Lambda$ . Figure 9, that can similarly be found in [Chandra et al., 2005], demonstrates the difference between  $sequences \ seq(\delta,\nu)$ .

$$\underbrace{\underbrace{\mathbf{A} \ \mathbf{B} \ \mathbf{C} \ \mathbf{A}}_{\operatorname{cseq}(3,4)} \underbrace{\mathbf{D} \ \mathbf{D} \ \mathbf{D}}_{\operatorname{cseq}(1,2)} \mathbf{C}}_{\operatorname{seq}(3,4)}$$

**Figure 9:** Difference between sequences  $seq(\delta, \nu)$  and circular sequences  $cseq(\delta, \nu)$ , as it has similarly been presented in [Chandra et al., 2005].

Let  $\zeta^{d,S} = \{\zeta_1^{d,S}, \ldots, \zeta_{|S|}^{d,S}\}$  be the set of stacks of capacity  $\alpha$  that are used to implement LRU replacement, and let  $\zeta^{n,S} = \{\zeta_1^{n,S}, \ldots, \zeta_{|S|}^{n,S}\}$  be a set of |S| stacks of capacity  $\alpha$  and let element  $\delta$  of stack  $\zeta_s^{n,S}$ , referenced by  $\zeta_s^{n,S}(\delta)$ , be the element that is used to track the number of memory references to cache set s that occur between the last memory reference to cache set s and the  $\delta$  most recently used cache line in cache set s. For an application a, interval  $\iota_{Fi}$ ,  $H_{a,\iota_{Fi}}^{cseq}$  calculates as presented in algorithm 5.

**Algorithm 5** Generation of a circular sequence histogram  $H_{a,\iota_{F_i}}^{cseq}$  for interval  $\iota_{F_i}$  of application a, applying an  $\alpha$  way set associative cache with |S| cache sets.

1: # —— Initialize stacks and histograms —— 2: for  $\delta \leftarrow 1$  to  $\alpha$  do for  $s \leftarrow 1$  to |S| do 3:  $\nu_{s,\delta} \leftarrow 0$ 4:  $\zeta_s^{d,S}(\delta) \leftarrow -1$ 5: $\zeta_s^{n,S}(\delta) \leftarrow 0$ 6: end for 7: for  $\nu \leftarrow 2$  to  $\nu_{max}$  do 8:  $H_{a,\iota_{F_i}}^{cseq}(\delta,\nu) \leftarrow 0$ 9: end for 10:11: end for 12: # — Calculate  $H_{a,\iota_{Fi}}^{cseq}$  -13: for  $j \leftarrow 1$  to  $|M_{a,\iota_{F_i}}|$  do  $s \leftarrow \varsigma(m_{a,\iota_{F_i},j})$ 14: for  $\delta \leftarrow 1$  to  $\alpha$  do 15: $\zeta_s^{n,S}(\delta) \leftarrow \zeta_s^{n,S}(\delta) + 1$ 16:end for 17:

18:  $\delta \leftarrow \zeta_s^{d,S} \{ \kappa(m_{a,\iota_{F_i},j}) \}$ 

19:if  $\delta \leq \alpha$  then  $\nu \leftarrow \zeta_s^{n,S}(\delta)$ 20: if  $\nu > \nu_{max}$  then 21: $\nu \leftarrow \nu_{max}$ 22: end if 23:  $H^{cseq}_{a,\iota_{F_i}}(\delta,\nu) \leftarrow H^{cseq}_{a,\iota_{F_i}}(\delta,\nu) + 1$ 24:end if 25:# —— Adjust stacks —— 26:if  $\delta > \alpha$  then 27: $\delta \gets \alpha$ 28:end if 29:while  $\delta > 1$  do 30:  $\zeta_s^{d,S}(\delta) \leftarrow \zeta_s^{d,S}(\delta-1)$ 31:  $\zeta_s^{n,S}(\delta) \leftarrow \zeta_s^{n,S}(\delta-1)$ 32: end while 33:  $\zeta_s^{d,S}(1) \leftarrow \kappa(m_{a,\iota_{F_i},j})$ 34:

36: **end for** 

35:

 $\zeta_s^{n,S}(1) \leftarrow 1$ 

I apply the following predictors when calculating  $p_{C_a,\iota_F_i}$ :

| Predictor                                           | For each $a' \in$ | Size (each $a'$ )   |
|-----------------------------------------------------|-------------------|---------------------|
| $H^{sd}_{a',\iota_{Fi}}$                            | $\{a\} \cup C_a$  | $(\alpha+1)\cdot l$ |
| $\sum_{\delta=1}^{\alpha+1} H^{sd}_{a',\iota_{Fi}}$ | $\{a\} \cup C_a$  | l                   |
| $\overline{ u}_{a',\iota_{F}i}$                     | $\{a\}$           | $lpha \cdot l$      |

For performance reasons, I calculate equation 18 only once, then store  $P_{c_a,\iota_F i}^{seq}(\delta,\nu)$  for each reasonable combination of  $\delta$  and  $\nu$  in a table and then apply them to equation 17.

While Chandra et al. calculate additional misses introduced to application a for each application  $c_a \in C_a$  separately, Chen and Aamodt propose a more advanced variation of the Prob model [Chen and Aamodt, 2009] that incorporates effects of all co-scheduled applications at the same time. They adapt equation 16 to

$$p_{C_a,\iota_{F_i}} = \sum_{\delta=1}^{\alpha} H^{sd}_{a,\iota_{F_i}}(\delta) \cdot P^{miss}_{C_a,\iota_{F_i}}(\delta)$$
(23)

and calculate  $P_{C_a,\iota_{F_i}}^{miss}(\delta)$  by

$$P_{C_{a,\iota_{F_{i}}}}^{miss}(\delta) = 1 - \sum_{\delta_{c_{a,1}} + \delta_{c_{a,2}} + \dots + \delta_{c_{a,|C_{a}|}} \le \alpha - \delta} \prod_{c_{a'} \in C_{a}} P_{c_{a'},\iota_{F_{i}}}^{seq}(\delta_{c_{a'}}, E(\nu_{c_{a'},\iota_{F_{i}}}(\delta))).$$
(24)

However, as my simulations showed that calculating co-scheduling penalty by equation 17 is already computationally too slow to predict cache contention effects in a reasonable amount of time (similarly noted by Zhuravlev et al.: "only two of them (FOA and SDC) are computationally fast enough to be used" [Zhuravlev et al., 2010]), and equation 24 will calculate much slower than equation 17 as  $P_{c_a, t_{Fi}}^{seq}$  is calculated over far more combinations of input parameters, I desist from investigating Chen and Aamodt extension any further.

While Chandra et al. restricted themselves to threads exploiting private data only, Song et al. extended Chandra's work in [Song et al., 2007] by supporting not only threads with *private*, but also with *shared* data, considering effects such as prefetching of shared data as well. However, as this work focuses on cache contention of different processes not sharing any address space, the adaptions proposed by Song et al. are not discussed any further.

# 2.5 The Width Method

With the *Width* method, I investigate two assumptions on stack distance histograms  $H^{sd}_{a,\iota_{Fi}}$ and  $H^{sd,S}_{a,\iota_{Fi},s}$  respectively for their ability to predict cache contention:

- Application intervals featuring more concentrated stack distance histograms
- (e.g.  $0.25 \cdot \alpha \leq \delta \leq \alpha \Rightarrow H^{sd}_{a,\iota_{Fi}}(\delta) = 0$ ) are less likely to account for cache contention than application intervals that are less concentrated (e.g.  $\delta \leq 0.75 \cdot \alpha \Rightarrow H^{sd}_{a,\iota_{Fi}}(\delta) \neq 0$ ). This seems to be a valid statement, as a coscheduled application has to provide many references to different cache lines within a short amount of time to displace cache lines of an application with a very concentrated stack distance histogram — and many references to many different cache lines are less likeley to occur than many references to only a small amount of different cache lines due to program locality. On the contrary, it takes only a few references to different cache lines (which is more likely to occur) to displace cache lines of a co-scheduled application that feature a high distance  $\delta$ .
- For a given  $\delta$ , an application a is more likely to have cache lines replaced by a co-scheduled application if  $H^{sd}_{a,\iota_{Fi}}(\delta)$  has a high value rather than a small value. This seems to be a valid statement as a high value of  $H^{sd}_{a,\iota_{Fi}}(\delta)$  means that there are many references with distance  $\delta$ , which in turn makes it more likely for a co-scheduled application to displace one, as if there were just a few references with distance  $\delta$ .

Combining both assumptions, I investigate if multiplying  $\delta$  by  $H^{sd}_{a,\iota_{Fi}}(\delta)$  and  $\delta$  by  $H^{sd,S}_{a,\iota_{Fi},s}(\delta)$  respectively would achieve any promising results in predicting cache contention.

#### Variation 'one'

With variation 'one', I calculate predictor  $p_{C_a,\iota_{F_i}}$  from one stack distance histogram per execution interval  $\iota_{F_i}$  per application a according to

$$p_{C_a,\iota_{F_i}} = \sum_{a' \in \{a\} \cup C_a} \sum_{\delta=1}^{\alpha} H^{sd}_{a',\iota_{F_i}}(\delta) \cdot \delta.$$
(25)

Note that I apply  $\sum_{\delta=1}^{\alpha} H_{a', \iota_{F_i}}^{sd}(\delta) \cdot \delta$  as predictor in order to perform only those calculations at runtime that cannot be calculated in advance; this makes timing performance of the method more comparable.

| Predictor                                                              | For all $a' \in$ | Size (each $a'$ ) |
|------------------------------------------------------------------------|------------------|-------------------|
| $\sum_{\delta=1}^{\alpha} H^{sd}_{a',\iota_{F}i}(\delta) \cdot \delta$ | $\{a\} \cup C_a$ | l                 |

## Variation 'set, mask'

With variation 'set, mask', I calculate predictors on a per-cache-set basis, multiplying each  $\delta$ ,  $1 \leq \delta \leq \alpha$ , with the stack distance histograms  $H^{sd,S}_{a,\iota_{Fi},s}(\delta)$  of the various cache sets. Additionally, I add *masking* that I already proposed to be incorporated in the FOA method to account for those cache sets in S only that introduce contention misses even from stand-alone cache hits. I calculate  $p_{C_a,\iota_{Fi}}$  by

$$p_{C_a,\iota_{F_i}} = \sum_{s=1}^{|S|} \left( \xi^S_{C_a,\iota_{F_i},s} \cdot \sum_{a' \in \{a\} \cup C_a} \sum_{\delta=1}^{\alpha} H^{sd,S}_{a',\iota_{F_i},s}(\delta) \cdot \delta \right), \tag{26}$$

where  $\xi_{a,\iota_{Fi},s}^{S}$  is calculated as presented in equation 10. For my calculations, I apply the following predictors:

| Predictor                                                                  | For all $s \in S$ and $a' \in$ | Size (each $a'$ ) |
|----------------------------------------------------------------------------|--------------------------------|-------------------|
| $\sum_{\delta=1}^{\alpha} H^{sd,S}_{a',\iota_{Fi},s}(\delta) \cdot \delta$ | $\{a\}\cup C_a$                | $ S  \cdot l$     |
| $\delta^{max,S}_{a',\iota_{Fi},s}$                                         | $\{a\} \cup C_a$               | $ S  \cdot l$     |

### Variation 'set, mask, exp delta'

With variation 'set, mask, exp delta', I investigate my assumption that a higher  $\delta$  might contribute much more to cache contention than a higher  $H^{sd}(\delta)$ , where  $H^{sd}(\delta)$  is short for any  $H^{sd}_{a',\iota_{F_i}}(\delta)$  with  $a' \in \{a\} \cup C_a$  (or  $H^{sd,S}_{a',\iota_{F_i},s}(\delta)$  with  $a' \in \{a\} \cup C_a$  and  $s \in S$  respectively). In variation 'one', scaling  $\delta$  by a factor f has the same effect as scaling  $H^{sd}(\delta)$  by f. However, as I observed that stack distance histograms are often highly concentrated and  $H^{sd}(1)$  often exceeds  $H^{sd}(2)$  by several orders of magnitude, variation 'one' primarily uses  $H^{sd}(1)$  as a measure for cache contention, which I think is not an optimal choice:  $H^{sd}(1)$ represents the number of references with stack distance  $\delta = 1$ . Although there are many of these, it is unlikely that any reference in  $H^{sd}(1)$  will become a miss if the number of cores is small compared to associativity  $\alpha$ , as it is just the high number of references  $H^{sd}(1)$  that imply that the next reference will go to the same cache line and a single entry on the LRU stack will satisfy a huge number (i.e.  $H^{sd}(1)$ ) of references. Even if this LRU stack entry is pushed back some stack positions by references of other applications, it is the high number of  $H^{sd}(1)$  which makes it very likely that this LRU stack entry will shortly be moved to LRU position 1 and other applications will not be able to displace it from the LRU stack. References that correspond to entries  $H^{sd}(\delta)$  with a high number of  $\delta$  however will very likely result in misses: First, they have a unfavorable LRU position even on stand-alone execution and it takes only a few references from other applications to displace them from the LRU stack. But another aspect might be more important: Due to the high stack distance histogram concentration, references to higher LRU stack distance positions occur less often than references to lower LRU stack positions, which means that there is a lot of time available for other applications to displace an entry from the LRU stack. Therefore, references with high  $\delta$  seem to be much more likely to generate contention misses than references with low  $\delta$ . However, as  $H^{sd}(\delta)$  is very low for high values of  $\delta$  (remember that  $H^{sd}(\delta) \gg H^{sd}(\delta+1)$ , even a high percental change in  $H^{sd}(\delta)$  will hardly have any effect on the predictor, as changes in  $H^{sd}(\delta)$  for high values of  $\delta$  are generally small compared to the absolute value of  $H^{sd}(1)$ . To boost up effects of higher values of  $\delta$ , I potentiate  $\delta$ applying an exponential function and calculate the predictor for this variation by

$$p_{C_{a},\iota_{F_{i}}} = \sum_{s=1}^{|S|} \Big(\xi_{C_{a},\iota_{F_{i}},s}^{S} \cdot \sum_{a' \in \{a\} \cup C_{a}} \sum_{\delta=1}^{\alpha} H_{a',\iota_{F_{i}},s}^{sd,S}(\delta) \cdot \beta^{\delta-1}\Big).$$
(27)

For my simulations I use  $\beta = 10$ . Note that this value was chosen without any further investigation. I apply predictors as follows:

| Predictor                                                                            | For all $s \in S$ and $a' \in$ | Size (each $a'$ )     |
|--------------------------------------------------------------------------------------|--------------------------------|-----------------------|
| $\sum_{\delta=1}^{\alpha} H^{sd,S}_{a',\iota_{Fi},s}(\delta) \cdot \beta^{\delta-1}$ | $\{a\} \cup C_a$               | $ S  \cdot 2 \cdot l$ |
| $\delta^{max,S}_{a',\iota_{Fi},s}$                                                   | $\{a\} \cup C_a$               | $ S  \cdot l$         |

# 2.6 The Pain Method

In [Zhuravlev et al., 2010] and [Fedorova et al., 2010], Sergey Zhuravlev, Alexandra Fedorova and Sergey Blagodurov present their so-called *Pain* method that estimates coscheduling penalties by *cache sensitivity*  $\chi_{a,t_{Fi}}^{sens}$  and *cache intensity*  $\chi_{a,t_{Fi}}^{ins}$  of applications. *Cache sensitivity* is the extent an application is sensitive to cache contention when sharing the processor cache with another application. To determine cache sensitivity, the authors multiply each cache hit by its probability to become a miss under cache sharing. To estimate hit probability, Zhuravlev et al. employ the information, how recently the corresponding cache line has been referenced: If a memory access references a cache line that resides on top of the LRU stack, i.e.  $\delta = 1$ , it is very unlikely that this reference will turn into a miss under cache sharing. In contrast, memory accesses that reference cache lines that have not been referenced for a long time and reside near the bottom of the LRU stack (e.g.  $\delta = \alpha$ ) are very likely to be replaced by a co-scheduled application. Generally, the authors assume a linear loss probability and calculate the probability that an access to a cache line of LRU stack position  $\delta$  will become a miss in an  $\alpha$  way set associative cache by  $\delta/(1+\alpha)$ . Zhuravlev et al. define sensitivity  $\chi_{a,t_{Fi}}^{sens}$  of an application a in interval  $\iota_{Fi}$  as

$$\chi_{a,\iota_{F\,i}}^{sens} = \sum_{\delta=1}^{\alpha} \frac{\delta}{1+\alpha} \cdot H_{a,\iota_{F\,i}}^{sd}(\delta).$$
(28)

Contrary to cache sensitivity, *cache intensity* is a measure of the intensity an application uses cache: Memory intensive applications are more likely to replace cache lines of a coscheduled application than applications with low memory usage. Zhuravlev et al. define cache intensity as the number of cache accesses for a fixed amount of instruction. As each interval  $\iota_{Fi}$  represents a fixed amount of instruction and as I compare only prediction results of the same window size F to one another, I calculate intensity  $\chi_{a,\iota_{Fi}}^{int}$  by

$$\chi_{a,\iota_{Fi}}^{int} = \sum_{\delta=1}^{\alpha+1} H_{a,\iota_{Fi}}^{sd}(\delta).$$
<sup>(29)</sup>

Given cache sensitivity and cache intensity, the authors estimate the so-called *Pain* introduced to an application a by a co-scheduled application  $c_a$  by

$$Pain = \chi_{a,\iota_{F_i}}^{sens} \cdot \chi_{c_a,\iota_{F_i}}^{int}.$$
(30)

## Variation 'one'

With variation 'one', I present the original method as it has been proposed in [Zhuravlev et al., 2010]. As the variations' name suggests, this variation employs only a single sensitivity/intensity descriptor per interval  $\iota_{Fi}$  for each application and prediction  $p_{C_a,\iota_{Fi}}$  calculates to

$$p_{C_a,\iota_{F_i}} = \chi_{a,\iota_{F_i}}^{sens} \cdot \sum_{c_a \in C_a} \chi_{c_a,\iota_{F_i}}^{int}.$$
(31)

For my calculations, I apply the following predictors:

| Predictor                     | For all $a' \in$ | Size (each $a'$ ) |
|-------------------------------|------------------|-------------------|
| $\chi^{sens}_{a',\iota_{Fi}}$ | $\{a\}$          | l                 |
| $\chi^{int}_{a',\iota_{Fi}}$  | $C_a$            | l                 |

## Variation 'one, sens38'

With Pain variation 'one, sens38', I pick up my ideas presented in variation 'set, mask, exp delta' of the 'Width' method regarding highly concentrated stack distance histograms, i.e.  $H^{sd}(\delta) \gg H^{sd}(\delta+1)$  if  $H^{sd}(\delta+1) \neq 0$ . Instead of introducing an exponential function to make high values of  $\delta$  more effective as presented before, I simply omit this time  $H^{sd}(\delta)$ values with  $\delta = 1$  and  $\delta = 2$ , i.e. I calculate application sensitivity only by stack distance entries  $3...\alpha$ . Given  $\alpha = 8$ , I calculate  $\chi^{sens38}_{a,\iota_{F_i}}$  by

$$\chi_{a,\iota_{F_i}}^{sens38} = \sum_{\delta=3}^{\alpha} \frac{\delta}{1+\alpha} H_{a,\iota_{F_i}}^{sd}(\delta)$$
(32)

and calculate prediction  $p_{C_a,\iota_{F_i}}$  by

$$p_{C_a,\iota_{F_i}} = \chi_{a,\iota_{F_i}}^{sens38} \cdot \sum_{c_a \in C_a} \chi_{c_a,\iota_{F_i}}^{int}.$$
(33)

I apply the following predictors:

| Predictor                       | For all $a' \in$ | Size (each $a'$ ) |
|---------------------------------|------------------|-------------------|
| $\chi^{sens38}_{a',\iota_{Fi}}$ | $\{a\}$          | l                 |
| $\chi^{int}_{a',\iota_{Fi}}$    | $C_a$            | l                 |

#### Variation 'one, misses'

In [Zhuravlev et al., 2010], the authors examine the impact that co-scheduled applications  $c_a \in C_a$  have on an application a by means of the number of references of each application  $c_a \in C_a$ ; they refer to these references as *intensity* (cf. equation 29). Regarding the distribution of stack distances in a stack distance histogram, their intensity measure is highly dominated by  $H^{sd}_{c_a, \iota_{F_i}}(1)$ . However, references with  $H^{sd}_{c_a, \iota_{F_i}}(1)$  are very unlikely to displace a reference of an application a from the LRU stack, as they are very unlikely not to reside on the LRU stack: Consider a memory reference  $m_a$  of an application a with (stand-alone) LRU distance  $\delta = 1$  that, for example, occupies position  $\delta = 4$  on a (shared) LRU stack. Then, referencing  $m_a$  moves the corresponding cache key from LRU stack position  $\delta = 4$  to LRU stack position  $\delta = 1$ , repositioning entries  $1 \dots 3$  to new LRU stack positions 2...4. This example shows that referencing an already cached element will not displace any element from the LRU stack, but only reposition elements with a better LRU stack position by 1 towards position  $\delta = \alpha$ . To kick out elements from the LRU stack (a prerequisite to generate contention misses), however, an element has to be fetched that does not currently reside on the shared cache. This is more likely for (standalone) references with high  $\delta$ , but definite for references with  $\delta > \alpha$ , i.e. references that are misses even on stand-alone execution. Therefore, references with a stand-alone LRU stack distance of  $\delta = \alpha + 1$  seem to be a much better selection for *intensity* than simply taking the number of memory references, as it has been done in [Zhuravlev et al., 2010]. Further note that there are often far more references with (stand-alone) LRU stack distance  $\delta > \alpha$ than there are references with  $\delta = 3$ , or sometimes even  $\delta = 2$ . In order to verify my considerations, I apply the number of misses  $H^{sd}_{c_a, \iota_{F_i}}(\alpha+1), c_a \in C_a$ , as intensity measure and calculate prediction  $p_{C_a,\iota_{F_i}}$  for 'Pain' variation 'one, misses' according to

$$p_{C_a,\iota_{F_i}} = \chi_{a,\iota_{F_i}}^{sens} \cdot \sum_{c_a \in C_a} H_{c_a,\iota_{F_i}}^{sd}(\alpha+1).$$
(34)

I apply the following predictors for this variation of the 'Pain' method:

| Predictor                          | For all $a' \in$ | Size (each $a'$ ) |
|------------------------------------|------------------|-------------------|
| $\chi^{sens}_{a',\iota_{Fi}}$      | $\{a\}$          | l                 |
| $H^{sd}_{a',\iota_{Fi}}(\alpha+1)$ | $C_a$            | l                 |

## Variation 'one, sens38, misses'

With 'Pain' variation 'one, sens38, misses', I combine my considerations regarding variations 'one, sens38' and 'one, misses' and calculate prediction  $p_{C_a,\iota_{F_i}}$  according to

$$p_{C_a,\iota_{F_i}} = \chi^{sens38}_{a,\iota_{F_i}} \cdot \sum_{c_a \in C_a} H^{sd}_{c_a,\iota_{F_i}}(\alpha+1).$$

$$(35)$$

I apply the following predictors:

| Predictor                                   | For all $a' \in$ | Size (each $a'$ ) |
|---------------------------------------------|------------------|-------------------|
| $\chi^{sens38}_{a',\iota_{Fi}}$             | $\{a\}$          | l                 |
| $H^{sd}_{a',\iota_{\mathit{F}i}}(\alpha+1)$ | $C_a$            | l                 |

## Variation 'set'

With variation 'set', I investigate the maximum improvement that can be achieved with Zhuravlev et al.'s method when additionally accounting for spatial locality. Therefore, variation 'set' calculates sensitivity and intensity on a per-cache-set basis according to

$$\chi_{a,\iota_{Fi},s}^{sens,S} = \sum_{\delta=1}^{\alpha} \frac{\delta}{1+\alpha} \cdot H_{a,\iota_{Fi},s}^{sd,S}(\delta)$$
(36)

and

$$\chi_{a,\iota_{Fi},s}^{int,S} = \sum_{\delta=1}^{\alpha+1} H_{a,\iota_{Fi},s}^{sd,S}(\delta).$$
(37)

Given  $\chi^{sens,S}_{a,\iota_{Fi},s}$  and  $\chi^{int,S}_{c_a,\iota_{Fi},s}$  for each  $c_a \in C_a$  for all  $s \in S$ , I calculate  $p_{C_a,\iota_{Fi}}$  according to

$$p_{C_{a,\iota_{F_{i}}}} = \sum_{s=1}^{|S|} (\chi_{a,\iota_{F_{i}},s}^{sens,S} \cdot \sum_{c_{a}\in C_{a}} \chi_{c_{a},\iota_{F_{i}},s}^{int,S}).$$
(38)

I apply the following predictors:

| Predictor                         | For all $a' \in$ | Size (each $a'$ ) |
|-----------------------------------|------------------|-------------------|
| $\chi^{sens,S}_{a',\iota_{Fi},s}$ | $\{a\}$          | $ S  \cdot l$     |
| $\chi^{int,S}_{a',\iota_{Fi},s}$  | $C_a$            | $ S \cdot l$      |

# Variation 'set, misses'

With variation 'set, misses', I enhance variation 'one, misses' by considering spatial locality given by the various cache sets and determine predictor  $p_{C_a,\iota_{Fi}}$  by

$$p_{C_{a,\iota_{F_{i}}}} = \sum_{s=1}^{|S|} \left( \chi_{a,\iota_{F_{i}},s}^{sens,S} \cdot \sum_{c_{a} \in C_{a}} H_{c_{a,\iota_{F_{i}},s}}^{sd,S}(\alpha+1) \right),$$
(39)

applying predictors as follows.

| Predictor                             | For all $a' \in$ | Size (each $a'$ ) |
|---------------------------------------|------------------|-------------------|
| $\chi^{sens,S}_{a',\iota_{Fi},s}$     | $\{a\}$          | $ S  \cdot l$     |
| $H^{sd,S}_{c_a,\iota_Fi,s}(\alpha+1)$ | $C_a$            | $ S  \cdot l$     |

## Variation 'set, sens38, misses'

With variation 'set, sens38, misses', I combine spatial locality with the considerations presented in variations 'one, sens38' and 'one, misses'. Therefore, I calculate a per-setversion of sensitivity  $\chi_{a,\iota_{F_i}}^{sens38}$  by

$$\chi_{a,\iota_{F\,i},s}^{sens38,S} = \sum_{\delta=3}^{\alpha} \frac{\delta}{1+\alpha} H_{a,\iota_{F\,i},s}^{sd,S}(\delta) \tag{40}$$

and calculate predictor  $p_{C_a,\iota_{F_i}}$  by

$$p_{C_a,\iota_F i} = \sum_{s=1}^{|S|} \left( \chi_{a,\iota_F i,s}^{sens,S} \cdot \sum_{c_a \in C_a} H_{c_a,\iota_F i}^{sd,S}(\alpha+1) \right).$$
(41)

I apply the following predictors:

| Predictor                              | For all $a' \in$ | Size (each $a'$ ) |
|----------------------------------------|------------------|-------------------|
| $\chi^{sens38,S}_{a',\iota_{Fi},s}$    | $\{a\}$          | $ S  \cdot l$     |
| $H^{sd,S}_{a',\iota_{Fi},s}(\alpha+1)$ | $C_a$            | $ S \cdot l$      |

# 2.7 The Misses Method

In [Knauerhase et al., 2008], the authors investigate methods to improve scheduling and load balancing on multicore processors. To improve caching performance and reduce cache contention, they sample performance counters such as INVALID\_L2\_RQSTS (L2 cache misses) and L2\_RQSTS (L2 cache references) on a per-thread basis and try to use this data to improve co-scheduling. They discovered that the number of cache misses per cycle performs best as indicator of cache interference. However, this does not seem to be a surprise, as the number of L2 cache misses observed have been measured *at runtime*, when the L2 cache *is already shared* among instructions; therefore, gathering values from INVALID\_L2\_RQSTS is a *measurement*, and not a *prediction*. For Knauerhase et al.'s intent to improve scheduling performance from runtime measures, this approach seems to be a good solution. But for cache contention *prediction*, you would have to run each candidate set of co-scheduled applications in parallel, measure cache contention and predict cache contention of future execution intervals from previous intervals. This does not seem to be a reasonable approach, in particular for larger prediction intervals, as program behavior changes over time [Sherwood et al., 2003, Zwick et al., 2009b, Zwick, 2010b].

In order to use cache misses as a *predictor*, it seems to be worth investigating if the number of *stand-alone* cache misses can be applied to predict cache contention of shared applications. This seems to be a promising approach, as stack distance histograms are often highly concentrated, i.e.  $H_{a,t_{Fi}}^{sd}(\delta) \gg H_{a,t_{Fi}}^{sd}(\delta+1)$  for small values of  $\delta$ , and  $H_{a,t_{Fi}}^{sd}(\delta) = 0$  for most other values of  $\delta$  up to  $\alpha$ .  $H_{a,t_{Fi}}^{sd}(\alpha+1)$  then often has a value in the range of about  $H_{a,t_{Fi}}^{sd}(2)$ . See figure 12 for an example of a typical shape of such a stack distance histogram; assume that the ordinate is of logarithmic scale. If stack distance concentration is that high that, for a given cache set  $s \in S$ ,  $\sum_{a' \in \{a\} \cup C_a} \delta_{a',t_{Fi},s}^{\max,S} \leq \alpha$ , then it is not possible that any stand-alone cache *hit* of an application  $c_a \in C_a$  will render any stand-alone cache hit of application  $a \notin C_a$  into a miss. In this case, cache contention introduced to application a can solely originate from memory references being stand-alone cache *misses*.

**Proof:** Let s be the considered cache set. Assume each  $a' \in \{a\} \cup C_a$  to have a specific  $\delta_{a',\iota_{F_i},s}^{\max,S}$  and let  $\forall_{a'\in\{a\}\cup C_a} : H_{a',\iota_{F_i},s}^{sd,S}(\alpha+1) = 0$ . Then, the worst possible LRU stack position a reference of  $a' \in \{a\} \cup C_a$  can earn is  $\sum_{a'\in\{a\}\cup C_a} \delta_{a',\iota_{F_i},s}^{\max,S}$ , which is  $\leq \alpha$ ,

as assumed, and therefore a cache hit. The only way, for such values of  $\delta_{a',\iota_{Fi},s}^{\max,S}$ ,  $a' \in \{a\} \cup C_a$ , to turn stand-alone cache hits of application a into contention misses is with stand-alone cache misses. Therefore, if  $\sum_{a' \in \{a\} \cup C_a} \delta_{a,\iota_{Fi},s}^{\max,S} \leq \alpha$ , which is likely due to the high concentration of stack distance histogram values, contention misses can only be introduced from stand-alone cache misses.  $\Box$ 

Note the difference to variation 'one, misses' of the Pain method: Applications  $c_a \in C_a$  are considered by their amount of stand-alone cache misses  $H_{c_a,\iota_{F_i}}^{sd}(\alpha+1)$  in both methods Pain and Misses. Application *a* however is considered differently: In Pain variation 'one, misses', *a* is considered by the *sensitivity* measure obtained from elements  $H_{a,\iota_{F_i}}^{sd}(\delta)$ ,  $1 \leq \delta \leq \alpha$ . In the Misses method however, I consider application *a* by  $H_{a,\iota_{F_i}}^{sd}(\alpha+1)$ , i.e. just the same way as applications  $c_a \in C_a$ . This seems to be a valid approach, however, as stand-alone misses of application *a* are related to elements  $H_{a,\iota_{F_i}}^{sd}(\delta)$ ,  $2 \leq \delta \leq \alpha$ : Each  $H_{a,\iota_{F_i}}^{sd}(\alpha+1)$ repositions LRU stack entries of the corresponding cache set by 1 towards the LRU position and therefore also accounts for stack distance histogram positions  $H_{a,\iota_{F_i}}^{sd}(\delta)$  with  $\delta \geq 2$ . To  $H_{a,\iota_{F_i}}^{sd}(1)$ , entries  $H_{a,\iota_{F_i}}^{sd}(\alpha+1)$  do not contribute, which seems to be advantageous for cache contention prediction, as entries  $H_{a,\iota_{F_i}}^{sd}(1)$  are unlikely to turn into contention misses (cf. discussion about variation 'set, mask, exp delta' of the Width method).

## Variation 'one'

With variation 'one', I apply the number of stand-alone cache misses obtained from applications  $\{a\} \cup C_a$  as a predictor for cache contention and calculate  $p_{C_a, \iota_{F_i}}$  by

$$p_{C_a,\iota_{F_i}} = \sum_{a' \in \{a\} \cup C_a} H^{sd}_{a,\iota_{F_i}}(\alpha+1).$$

$$\tag{42}$$

I apply the following predictor:

| Predictor                          | For all $a' \in$ | Size (each $a'$ ) |
|------------------------------------|------------------|-------------------|
| $H^{sd}_{a',\iota_{Fi}}(\alpha+1)$ | $\{a\} \cup C_a$ | l                 |

#### Variation 'set, mask'

With variation 'set, mask', I investigate whether or not a better prediction accuracy can be achieved by considering only misses of those cache sets *s* that are able to introduce contention misses even from stand-alone cache *hits*, i.e.  $\sum_{a' \in \{a\} \cup C_a} \delta^{max,S}_{a',\iota_{Fi},s} > \alpha$ . If prediction gets worse compared to variation 'one', then cache contention will be caused rather by stand-alone misses than by stand-alone hits. For this investigation, I calculate prediction  $p_{C_a,\iota_{Fi}}$  by  $|S| \leq C_a = \sum_{a' \in \{a\} \cup C_a} \sum_{a' \in \{a\} \cup C_a} |S| = \sum_{a' \in \{$ 

$$p_{C_a,\iota_{F_i}} = \sum_{s=1}^{i+1} \xi_{C_a,\iota_{F_i},s}^S \cdot \sum_{a' \in \{a\} \cup C_a} H_{a',\iota_{F_i},s}^{sd,S}(\alpha+1),$$
(43)

where  $\xi_{C_a,\iota_{F_i},s}^S$  is calculated as presented in equation 10. I apply the following predictors:

| Predictor                                       | For all $s \in S$ and $a' \in$ | Size (each $a'$ ) |
|-------------------------------------------------|--------------------------------|-------------------|
| $H^{sd,S}_{a',\iota_{\mathit{F}i},s}(\alpha+1)$ | $\{a\} \cup C_a$               | $ S  \cdot l$     |
| $\delta^{max,S}_{a',\iota_{\mathit{F}i},s}$     | $\{a\}\cup C_a$                | $ S \cdot l$      |

# 2.8 The Miss Rate Method

In [Fedorova et al., 2010], the authors compare their 'Pain' method (cf. section 2.6) to the results achieved when predicting cache contention by means of stand-alone cache miss rates of the co-scheduled applications. They did so despite the "stronger evidence in favor of the memory-reuse approach" [Fedorova et al., 2010] they applied for their 'Pain' method. Their evaluation showed, however, that *stand-alone* miss rate is a surprisingly good method to predict contention of a *shared* cache.

In order to compare the miss rate based approach to the other techniques presented in this thesis, I introduce the 'Miss Rate' method that calculates its prediction as follows:

$$p_{C_a,\iota_{Fi}} = \sum_{a' \in \{a\} \cup C_a} \frac{H^{sd}_{a',\iota_{Fi}}(\alpha+1)}{\sum_{\delta=1}^{\alpha+1} H^{sd}_{a',\iota_{Fi}}(\delta)},$$
(44)

where I calculate the fraction in advance to the prediction and use it as predictor.

| Predictor                                                                                                       | For all $a' \in$ | Size (each $a'$ ) |
|-----------------------------------------------------------------------------------------------------------------|------------------|-------------------|
| $\frac{H^{sd}_{a',\iota_{\sub{f}i}}(\alpha+1)}{\sum_{\delta=1}^{\alpha+1}H^{sd}_{a',\iota_{\sub{f}i}}(\delta)}$ | $\{a\} \cup C_a$ | l                 |

# 2.9 The Activity Vector Method

In [Kihm and Connors, 2004], [Kihm et al., 2005] and [Settle et al., 2004], the authors propose a method to predict L2 cache contention they call *Activity Vector*. The method exploits the observation that a program's cache utilization does not only vary in time, but also in space: Some parts of the cache show high activity, while others show low activity, as it is exemplarily presented in figure 10. Generally, activity vectors are bit vectors that indicate, for a given execution interval, if a group of cache sets shows *high activity* (1) or *low activity* (0).



Figure 10: Activity map as it is similarly presented in [Settle et al., 2004] to demonstrate spatial cache utilization (horizontal stripes of similar color). The *abscissa* represents instruction intervals, i.e. timing information; the *color* indicates *cache access activity* (dark color = high activity; bright color = low activity). The *ordinate* represents 32 so-called *super sets*, a series of contiguous groups of cache sets that represent space/location information.

To generate activity vectors, the authors track the number of accesses to groups  $G = \{g_1, \ldots, g_{|G|}\}$  of contiguous cache sets, called *super sets*. Further, they track the *number of cache misses* per group. If, for an application a, the *accesses* to group g in execution interval  $\iota_{Fi}$  exceed threshold  $\Omega_F^{acc,G}$ , then element g in the so-called *access activity vector*  $\aleph_{a,\iota_{Fi}}^{acc,G} = \left[\aleph_{a,\iota_{Fi},1}^{acc,G} \ldots \aleph_{a,\iota_{Fi},|G|}^{acc,G}\right]$  is set to one, i.e.  $\aleph_{a,\iota_{Fi},g}^{acc,G} = 1$ ; otherwise,  $\aleph_{a,\iota_{Fi},g}^{acc,G} = 0$ . If the

misses of application a in interval  $\iota_{Fi}$  that occur in group g exceed threshold  $\Omega_F^{miss,G}$ , then element g in the so-called miss activity vector  $\aleph_{a,\iota_{Fi}}^{miss,G} = [\aleph_{a,\iota_{Fi},1}^{miss,G} \dots \aleph_{a,\iota_{Fi},|G|}^{miss,G}]$  is set to one, i.e.  $\aleph_{a,\iota_{Fi},g}^{miss,G} = 1$ , otherwise  $\aleph_{a,\iota_{Fi},g}^{miss,G} = 0$ . The activity vector that contains both accesses and misses is defined by  $\aleph_{a,\iota_{Fi}}^G = [\aleph_{a,\iota_{Fi}}^{acc,G} \ \aleph_{a,\iota_{Fi}}^{miss,G}]$ . Kihm and Connors analyze various decision points to differentiate between *high* and *low* activity; they discover that good results can be achieved when applying the third quartile as offset [Kihm and Connors, 2004].

Let  $\Omega = \frac{3}{4}$ , let |G| = 32 be the number of groups, let  $|M_a|$  be the total number of memory references of application a in the set of intervals  $\iota_F = \{\iota_{F1}, \ldots, \iota_{F|\iota_F|}\}$ , let  $A = \{\text{astar}, \text{bzip2}, \text{gcc}, \text{gobmk}, \text{h264ref}, \text{hmmer}, \text{lbm}, \text{mcf}, \text{milc}, \text{povray}\}$  be the set of applications I apply for my simulations, and let |A| be the number of applications in A. I define thresholds  $\Omega_F^{acc,G}$  and  $\Omega_F^{miss,G}$  by

and

$$\Omega_{\mathcal{F}}^{acc,G} = \frac{\Omega}{|A| \cdot |G|} \sum_{a \in A} (|M_a|/\mathcal{F})$$
(45)

$$\Omega_F^{miss,G} = \frac{\Omega}{|A| \cdot |G|} \cdot \sum_{a \in A} \frac{F}{|M_a|} \sum_{\iota_F i \in \iota_F} H^{sd}_{a,\iota_F i}(\alpha + 1).$$
(46)



Figure 11: AND-ing (&) activity vectors to select the best co-schedule for a thread, as it is similarly shown in [Settle et al., 2004]. Bits filled with grey color indicate bits set to 1; bits filled with white color indicate bits set to 0.

Figure 11 shows how activity vectors are applied to select the best co-schedule for an application a from a set of candidate co-schedules  $\{c'_a, c''_a, c'''_a\}$  to minimize overall cache contention. To determine the best co-schedule, the activity vector of a is bitwise logically AND-ed with the activity vectors of the candidate co-schedules. After AND-ing the vectors, the bits set to 1 in the resulting vector are counted and the thread that yields the resulting vector with the least number of bits set to 1 is chosen as co-schedule. Note that in figure 11, activity vectors have dimension 32 for demonstration purposes only; Settle et al. apply activity vectors of dimension 64, as they compose an activity vector of both an *access* activity vector of dimension 32 and a *miss* activity vector of dimension 32. In the following, I present three variations of the 'Activity Vector' method.

#### Variation 'superset'

Variation 'superset' is the original method as it is proposed in [Settle et al., 2004]. In this variation, activity vectors  $\aleph_{a,\iota Fi}^G$  are calculated as presented in algorithm 6.

Given  $\aleph_{a,\iota Fi}^G$  for each application  $\{a\} \cup C_a$ , and let variable mask =**false**, prediction  $p_{C_a,\iota_{Fi}}$  is calculated as shown in algorithm 7.

**Algorithm 6** Calculation of activity vectors  $\aleph_{a,\iota_{F_i}}^G$  from stack distance histogram  $H_{a,\iota_{F_i}}^{sd,S}$ .

```
1: # — Init —
  2: for g \leftarrow 1 to |G| do
            \aleph^{acc,G}_{a,\iota_{\mathit{F}}\,i,g} \gets 0
 3:
            \aleph_{a,\iota_{F}i,g}^{miss,G} \gets 0
 4:
 5: end for
 6: # — Calculate group misses/accesses —
  7: for s \leftarrow 1 to |S| do
           q \leftarrow \gamma(s)
 8:
            for \delta \leftarrow 1 to \alpha + 1 do
 9:
                \aleph^{acc,G}_{a,\iota_{F}i,g} \leftarrow \aleph^{acc,G}_{a,\iota_{F}i,g} + H^{sd,S}_{a,\iota_{F}i,s}(\delta)
10:
11:
            end for
            \aleph^{miss,G}_{a,\iota_{\mathit{F}\,i},g} \gets \aleph^{miss,G}_{a,\iota_{\mathit{F}\,i},g} + H^{sd,S}_{a,\iota_{\mathit{F}\,i},s}(\alpha+1)
12:
13: end for
```

14: for g = 1 to |G| do if  $\aleph_{a,\iota_{F}i,g}^{acc,G} > \Omega_{F}^{acc,G}$  then 15: $\aleph^{acc,G}_{a,\iota_{F\,i},g} \gets 1$ 16:17:else  $\aleph^{acc,G}_{a,\iota_{\mathit{F}}\,i,g} \gets 0$ 18:end if 19:if  $\aleph_{a,\iota_F i,g}^{miss,G} > \Omega_F^{miss,G}$  then 20:  $\aleph_{a,\iota_{\mathit{F}\,i},g}^{miss,G} \gets 1$ 21: 22: else  $\aleph_{a,\iota_{\mathit{F}\,i},g}^{miss,G} \gets 0$ 23:end if 24:25: end for  $26: \ \aleph^G_{a, \iota_{F\,i}} \leftarrow \begin{bmatrix} \aleph^{acc, G}_{a, \iota_{F\,i}} & \aleph^{miss, G}_{a, \iota_{F\,i}} \end{bmatrix}$ 

**Algorithm 7** Calculation of  $p_{C_a,\iota_{F_i}}$  from  $\aleph_{a,\iota_{F_i}}^G$  according to the Activity Vector method.

1:  $p_{C_a,\iota_{F_i}} \leftarrow 0$ 2: for g = 1 to |G| do  $\aleph \leftarrow \sum_{a' \in \{a\} \cup C_a} \aleph^G_{a', \iota_{\mathit{F}\, i}, g}$ 3: if  $mask = false \lor (mask = true \land \xi^{S}_{C_{a}, \iota_{F_{i}}, s} = 1)$  then 4: if  $|C_a| = 1$  then 5:if  $\aleph == 2$  then 6: 7: $p_{C_a,\iota_{F_i}} \leftarrow p_{C_a,\iota_{F_i}} + 1$ end if 8: else if  $C_a > 1$  then 9: if  $\aleph \geq \Omega \cdot (|C_a| + 1)$  then 10:  $p_{C_a,\iota_{F_i}} \leftarrow p_{C_a,\iota_{F_i}} + 1$ 11: end if 12:end if 13:14: end if 15: end for

To calculate  $p_{C_a,\iota_{F_i}}$  in variation 'superset', I apply the following predictor for each application  $a' \in \{a\} \cup C_a$  and execution interval  $\iota_{F_i}$ :

| Predictor                                                                                                                     | For all $a' \in$ | Size (each $a'$ )     |
|-------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|
| $\aleph^{G}_{a',\iota_{Fi}} = \begin{bmatrix} \aleph^{acc,G}_{a',\iota_{Fi}} & \aleph^{miss,G}_{a',\iota_{Fi}} \end{bmatrix}$ | $\{a\}\cup C_a$  | $2 \cdot  G  \cdot l$ |

Note that I do not store the predictors as  $2 \cdot |G|$  bits, but as  $2 \cdot |G|$  integers in order to avoid additional operations to extract single bits from a word. As the size of a predictor, even it it is stored as  $2 \cdot |G|$  integers, is much smaller than a memory page, there should be no additional memory transaction penalty using integers instead of bits.

### Variation 'set'

With variation 'set', I investigate if a much better accuracy of the activity vector method can be achieved when applying groups of cache set granularity in order to exploit maximum spatial locality. For variation 'set', I calculate predictor  $\aleph_{a,\iota_{Fi}}^{S}$  and prediction  $p_{Ca,\iota_{Fi}}$ according to algorithms 6 and 7, but with the following modifications:

- $\bullet \ G \mapsto S$
- $g \mapsto s$
- $\gamma(s) \mapsto s$ ; alternatively, line 8 in algorithm 6 can be omitted.

Similar to equations 45 and 46 I calculate per-set offsets according to

$$\Omega_F^{acc,S} = \frac{\Omega}{|A| \cdot |S|} \sum_{a \in A} (|M_a|/F)$$
(47)

and

$$\Omega_F^{miss,S} = \frac{\Omega}{|A| \cdot |S|} \cdot \sum_{a \in A} \frac{F}{|M_a|} \sum_{\iota_F i \in \iota_F} H^{sd}_{a,\iota_F i}(\alpha + 1).$$
(48)

I apply the following predictors:

| Predictor                                                                                                                   | For all $a' \in$ | Size (each $a'$ )     |
|-----------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|
| $\aleph^{S}_{a',\iota_{Fi}} = \begin{bmatrix}\aleph^{acc,S}_{a',\iota_{Fi}} \ \aleph^{miss,S}_{a',\iota_{Fi}}\end{bmatrix}$ | $\{a\} \cup C_a$ | $2 \cdot  S  \cdot l$ |
#### Variation 'set, mask'

In variation 'set, mask', I additionally add masking to variation 'set' to consider the activity of those cache sets s only with  $\xi_{C_a,\iota_{F_i},s}^S = 1$ . I calculate variation 'set, mask' the same way as variation 'set', but with variable  $mask = \mathbf{true}$  and  $\xi_{C_a,\iota_{F_i},s}^S$  as calculated by equation 10 and algorithm 2. I apply the following predictors for each application  $a' \in \{a\} \cup C_a$  and execution interval  $\iota_{F_i}$ .

| Predictor                                                                                                                                              | For all $a' \in$ | Size (each a')        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|
| $\aleph^{S}_{a',\iota_{\mathit{F}i}} = \begin{bmatrix}\aleph^{acc,S}_{a',\iota_{\mathit{F}i}} \ \aleph^{miss,S}_{a',\iota_{\mathit{F}i}}\end{bmatrix}$ | $\{a\} \cup C_a$ | $2 \cdot  S  \cdot l$ |
| $\delta^{max,S}_{a',\iota_{\mathit{F}i},s}$                                                                                                            | $\{a\} \cup C_a$ | $ S  \cdot l$         |

## 2.10 The DMax Method

In [Zwick et al., 2010] and [Zwick, 2011], I proposed the Setvector method to predict cache contention. The Setvector method is a heuristic method that combines the ideas of *stack* distances (temporal locality) and activity vectors (spatial locality). In this section, I present the *DMax* method to further investigate ideas integrated in the *Setvector* method. Analyzing stack distance histograms, I discovered that they are often highly concentrated, i.e.  $H^{sd}_{a,\iota_{F_i}}(\delta) \gg H^{sd}_{a,\iota_{F_i}}(\delta+1)$  for small values of  $\delta$  and that larger values of  $\delta$  often result in  $H^{sd}_{a,\iota_{Fi}}(\delta) = 0$ . This observation conforms to the property of high temporal program locality. For example, consider interval  $\iota_{Fi}$  of application a to achieve a hitrate of 98% on a 2 way set associative level 1 cache. If the same interval  $\iota_{Fi}$  of application a would be executed on a processor with an 8 way set associative cache, then  $H^{sd}_{a,\iota_{Fi}}(1)$  and  $H^{sd}_{a,\iota_{Fi}}(2)$ would hold 98% of all memory references, while  $H^{sd}_{a,\iota_{F_i}}(3) \dots H^{sd}_{a,\iota_{F_i}}(9)$  would hold only 2% of the references. As a consequence, in stack distance histograms for caches with high associativity, there are often only the first few entries different from 0, as it is exemplarily shown in figure 12. If there is one stack distance histogram for each cache set s to exploit spatial locality, each histogram  $H^{sd,S}_{a,\iota_{Fi},s}$  holds only a small part of  $H^{sd}_{a,\iota_{Fi}}$  and, depending on the distribution of cache set references, many histograms  $H^{sd,S}_{a,\iota_Fi,s}$  will have an even lower number of non-zero histogram entries than  $H^{sd}_{a,\iota_{Fi}}$  has.

In the following, I refer to the number of non-zero elements in stack distance histograms  $H_{a,\iota_{Fi}}^{sd}$  and  $H_{a,\iota_{Fi},s}^{sd,S}$  as  $\delta_{a,\iota_{Fi}}^{max}$  (cf. figure 12) and  $\delta_{a,\iota_{Fi},s}^{max,S}$  respectively. With algorithm 2, I already presented the way to calculate  $\delta_{a,\iota_{Fi},s}^{max,S}$  from a stack distance histogram  $H_{a,\iota_{Fi},s}^{sd,S}$  ( $H_{a,\iota_{Fi},s}^{sd,S}$  can be calculated as presented in. Given a stack distance histogram  $H_{a,\iota_{Fi}}^{sd}$ , algorithm 8 shows how to calculate  $\delta_{a,\iota_{Fi}}^{max}$ . Note that  $\delta_{a,\iota_{Fi}}^{max} = max(\delta_{\iota_{Fi},1}^{max,S}, \delta_{\iota_{Fi},2}^{max,S}, \dots, \delta_{\iota_{Fi},|S|}^{max,S})$ , as  $H_{a,\iota_{Fi}}^{sd}(\delta) = \sum_{s=1}^{|S|} H_{a,\iota_{Fi},s}^{sd,S}(\delta)$ .

# **Algorithm 8** Calculating predictor $\delta_{a,\iota_{Fi}}^{\max}$ from $H_{a,\iota_{Fi}}^{sd}$ .

- 1:  $\delta_{a,\iota_{F_i}}^{\max} \leftarrow \alpha$
- 2: while  $\delta_{a,\iota_{Fi}}^{\max} > 0 \wedge H_{\iota_{Fi}}^{sd}(\delta_{a,\iota_{Fi}}^{\max}) = 0$  do
- 3:  $\delta_{a,\iota_{F_i}}^{\max} \leftarrow \delta_{a,\iota_{F_i}}^{\max} 1$
- 4: end while



**Figure 12:** In many stack distance histograms  $H_{a,\iota_{F_i}}^{sd}$ , only the first few entries are different from 0.

Regarding stack distance histograms of multiple applications  $\{a\} \cup C_a$  that get co-scheduled sharing a common cache, it seems to be suggested that low values of  $\delta_{a',\iota_{Fi}}^{\max}$  or  $\delta_{a',\iota_{Fi}s}^{\max,S}$ ,  $a' \in \{a\} \cup C_a$ , will result in lower cache contention than high values of  $\delta_{a',\iota_{Fi}s}^{\max}$  or  $\delta_{a',\iota_{Fi}s}^{\max,S}$ . Given a cache set s and an application a that achieves a specific  $\delta_{a,\iota_{Fi}s}^{\max,S}$  in interval  $\iota_{Fi}$ , then cache set s can host accesses of other applications  $a' \in C_a$  that (together) reference up to  $\alpha - \delta_{a,\iota_{Fi}s}^{\max,S}$  additional cache lines in s with arbitrary access pattern without rendering any cache hit of application a into a miss. Therefore, larger values of  $\delta_{a,\iota_{Fi}s}^{\max,S}$  decrease the number of additional cache lines that can be accessed from any  $a' \in C_a$  using an arbitrary access pattern without introducing additional cache misses to a.

In the following, I present several ways I investigate to predict cache contention with  $\delta_{a,\iota_{Fi}}^{\max}$ and  $\delta_{a,\iota_{Fi},s}^{\max,S}$  respectively. Note that solely applying  $\delta_{a,\iota_{Fi}}^{\max}$  and  $\delta_{a,\iota_{Fi},s}^{\max,S}$  as predictor implies that contention misses introduced to an application a due to co-scheduling a with  $C_a$  are predicted by means of stand-alone cache *hits* of the applications in  $C_a$  only. Memory references in  $C_a$  that are cache *misses* even on stand-alone execution are *not* considered in this case.

#### Variation 'one'

With variation 'one', I investigate the effectiveness of summing up  $\delta_{a',\iota_{Fi}}^{\max}$  of all co-scheduled applications  $a' \in \{a\} \cup C_a$  as a measure to predict cache contention.

Given the set of applications  $\{a\} \cup C_a$ , application a still has enough cache space available in order to not suffer from cache contention misses introduced from memory references in  $C_a$  that correspond to stand-alone cache hits if  $\sum_{a' \in \{a\} \cup C_a} \delta_{a', \iota_F i}^{\max} \leq \alpha$ . This characteristic is obvious, as  $\sum_{a' \in \{a\} \cup C_a} \delta_{a', \iota_F i}^{\max} \leq \alpha \Rightarrow \forall s \in S : \sum_{a' \in \{a\} \cup C_a} \delta_{a', \iota_F i, s}^{\max, S} \leq \alpha$ ; this means, in turn, that references in  $C_a$  that correspond to stand-alone cache hits can shift an entry of a on the LRU stack of a cache set s by a maximum amount of  $\delta = \sum_{a' \in C_a} \delta_{a', \iota_F i, s}^{\max, S}$ positions, which is not a sufficient distance to displace any entry of a from the LRU stack of cache set s.

If  $\sum_{a'\in\{a\}\cup C_a} \delta_{a',\iota_{F_i}}^{\max} > \alpha$ , it is still *possible* that stand-alone hits of applications in  $C_a$  do not introduce any contention misses to a: First of all, not all cache sets  $s \in S$  do have the same  $\delta_{a',\iota_{F_i}}^{\max,S}$  and therefore  $\delta_{a_1,\iota_{F_i}}^{\max} + \delta_{a_2,\iota_{F_i}}^{\max} > \alpha$  does not necessarily mean that  $\exists s \in S : \delta_{a_1,\iota_{F_i},s}^{\max,S} + \delta_{a_2,\iota_{F_i},s}^{\max,S} > \alpha$ .

Secondly, accesses with distance  $\delta_{a',\iota_{Fi},s}^{\max,S}$  might be distributed differently in  $\iota_{Fi}$  for applications  $a' \in \{a\} \cup C_a$ . As an example, figure 13 shows a distribution of stack distances of two applications a and  $c_a$  in interval  $\iota_{Fi}$  for a cache set s. Although  $\delta_{a,\iota_{Fi},s}^{\max,S} + \delta_{c_a,\iota_{Fi},s}^{\max,S} = 3+3 = 6$ ,



**Figure 13:** Example of maximum LRU stack distances an application references over time.

it is obvious that a cache with associativity  $\alpha = 4$  would be sufficient to avoid any conflict misses in cache set s arising from contention of memory references that represent standalone cache hits of a and  $c_a$  in interval  $\iota_{Fi}$ . However, assuming stack distance histograms with comparable distributions (over time) and  $\sum_{a' \in \{a\} \cup C_a} \delta^{\max,S}_{a',\iota_{Fi},s} > \alpha$ , then larger values of  $\sum_{a' \in \{a\} \cup C_a} \delta^{\max,S}_{a',\iota_{Fi},s}$  seem more likely to correspond to a high probability of conflict misses introduced from cache hits than lower values do. Since the highest value of  $\delta^{\max,S}_{a,\iota_{Fi},s}$ for all  $s \in S$  might dominate cache contention, I investigate the ability of  $\sum_{a' \in \{a\} \cup C_a} \delta^{\max}_{a',\iota_{Fi}}$ 

$$p_{C_a,\iota_{F_i}} = \sum_{a' \in \{a\} \cup C_a} \delta_{a',\iota_{F_i}}^{\max}.$$
(49)

I apply the following predictors:

| Predictor                    | For all $a' \in$ | Size (each $a'$ ) |
|------------------------------|------------------|-------------------|
| $\delta^{max}_{a',\iota_Fi}$ | $\{a\} \cup C_a$ | l                 |

#### Variation 'one, set'

With variation 'one, set', I investigate if predicting cache contention by the number of non-zero entries in stack distance histograms achieves significantly better results applying cache set granularity. Therefore, I calculate prediction  $p_{C_a,\iota_{F_i}}$  by

$$p_{C_{a,\iota_{F_{i}}}} = \sum_{a' \in \{a\} \cup C_{a}} \sum_{s=1}^{|S|} \delta_{a',\iota_{F_{i}},s}^{\max,S}.$$
(50)

Note that  $\sum_{s=1}^{|S|} \delta_{a',\iota_{F_i},s}^{\max,S}$  can be calculated before runtime and I apply the following predictors for my evaluation:

| Predictor                                            | For all $a' \in$ | Size (each $a'$ ) |
|------------------------------------------------------|------------------|-------------------|
| $\sum_{s=1}^{ S } \delta_{a',\iota_{Fi},s}^{\max,S}$ | $\{a\} \cup C_a$ | l                 |

#### Variation 'one, set, inf'

With variations 'one' and 'one, set', I investigate if the number of non-zero entries  $\delta_{a,\iota_{Fi}}^{\max}$ (and  $\delta_{a,\iota_{Fi},s}^{\max,S}$  respectively) in a stack distance histogram can be used to predict cache contention. A given value of  $\delta_{a,\iota_{Fi}}^{\max}$  might suggest that an application a in interval  $\iota_{Fi}$ references only such memory addresses that belong to cache lines that have either

- been used before and are re-referenced, while there are at most  $\delta_{a, \iota_{Fi}}^{\max} 1$  other cache lines of a set that have been referenced in the meantime or
- have never been used before (compulsory misses).

However, although there might be entries  $H_{a,\iota_{F_i}}^{sd}(\delta) = 0$ , especially for values of  $\delta$  approaching associativity  $\alpha$ , this does not necessarily mean that cache lines that are re-referenced have a maximum distance of  $\delta_{a,\iota_{F_i}}^{\max}$ : A specific value of  $\delta_{a,\iota_{F_i}}^{\max}$  only means that the maximum position on the LRU stack of size  $\alpha$  that has been referenced is  $\delta_{a,\iota_{F_i}}^{\max}$ . If the LRU stack however would have a size greater than  $\alpha$ ,  $\delta_{a,\iota_{F_i}}^{\max}$  might also have a value greater than  $\alpha$ , even if there are values of  $\delta$  with  $\delta \leq \alpha$  that result in  $H_{a,\iota_{F_i}}^{sd} = 0$ .

With variation 'one, set, inf', I investigate on per-cache-set basis if such values are significant regarding prediction performance. Therefore, I assume LRU stacks  $\zeta_s^S$  of infinite capacity and calculate  $\delta_{a,\iota_{Fi},s}^{\max,\inf,S}$  according to algorithm 9. Given  $\delta_{a,\iota_{Fi},s}^{\max,\inf,S}$  for each  $s \in S$ , I determine  $\delta_{a,\iota_{Fi}}^{\max,\inf}$  by

$$\delta_{a,\iota_{F_i}}^{\max,\inf} = \sum_{s=1}^{|S|} \delta_{a,\iota_{F_i},s}^{\max,\inf,S}$$
(51)

and calculate prediction  $p_{C_a,\iota_{F_i}}$  according to

$$p_{C_a,\iota_{F_i}} = \sum_{a' \in \{a\} \cup C_a} \delta^{\max,\inf}_{a',\iota_{F_i}},\tag{52}$$

applying  $\delta_{a',\iota_{F_i}}^{\max,\inf}$ ,  $a' \in \{a\} \cup C_a$ , as predictor:

| Predictor                            | For all $a' \in$ | Size (each $a'$ ) |
|--------------------------------------|------------------|-------------------|
| $\delta^{\max,\inf}_{a',\iota_{Fi}}$ | $\{a\} \cup C_a$ | $2 \cdot l$       |

# **Algorithm 9** Calculation of $\delta_{a,\iota_{Fi},s}^{\max,\inf,S}$ .

1: # — Initialization — 2: for  $s \leftarrow 1$  to |S| do for  $j \leftarrow 1$  to  $|M_{a,\iota_{F_i}}|$  do 3:  $\zeta_s^S(j) \leftarrow -1$ 4: end for 5: $\delta^{\max,\inf,S}_{a,\iota_{F\,i},s}(s) \gets 0$ 6: 7: end for 8: # — Iterate over all memory references — 9: for  $j \leftarrow 1$  to  $|M_{a,\iota_{F_i}}|$  do  $s \leftarrow \varsigma(m_{a,\iota_F i,j})$ 10:  $\delta \leftarrow \zeta_s^S \{ \kappa(m_{a,\iota_{F_i},j}) \}$ 11: if  $\delta \leq |M_{a,\iota_{F_i}}|$  then 12:# — If the address has ever been referenced before — 13:if  $\delta > \delta^{\max,\inf,\mathrm{S}}_{a,\iota_Fi,s}$  then 14:  $\delta^{\max,\inf,\mathrm{S}}_{a,\iota_{\mathit{F}\,i},s} \leftarrow \delta$ 15:end if 16:else 17:# — Compulsory miss — 18: $\delta \leftarrow \delta - 1$ 19:end if 20:# — Adjust LRU stack — 21: while  $\delta > 1$  do 22:  $\zeta_s^S(\delta) \leftarrow \zeta_s^S(\delta - 1)$ 23:  $\delta \leftarrow \delta - 1$ 24:end while 25: $\zeta_s^S(1) \leftarrow \kappa(m_{a,\iota_{F_i},j})$ 26:27: end for

#### Variation 'set, mask'

With variation 'set, mask', I apply the same concept as for variation 'one, set' but enhanced by masking out cache sets s with  $\sum_{a' \in \{a\} \cup C_a} \delta_{a', \iota_F i, s}^{\max, S} \leq \alpha$  according to

$$p_{C_a,\iota_{Fi}} = \sum_{s=1}^{|S|} \left( \xi_{C_a,\iota_{Fi},s}^S \cdot \sum_{a' \in \{a\} \cup C_a} \delta_{a',\iota_{Fi},s}^{\max,S} \right), \tag{53}$$

where  $\xi_{C_a,\iota_{Fi},s}^S$  is calculated as presented in equation 10. With masking, only those cache sets that are able to introduce contention misses even from stand-alone cache *hits* are incorporated in the calculation of  $p_{C_a,\iota_{Fi}}$ . This might be a significant improvement, *if* cache contention is primarily determined by stack distance histogram entries  $1 \dots \alpha$ , as it is assumed by nearly all state-of-the art prediction methods (e.g. FOA, SDC, ...) and the 'DMax' method (not variations '..., inf, ...') in particular. More precisely, masking will improve prediction accuracy, *if* the displacement of elements from the LRU stack is primarily caused by stand-alone cache hits of co-scheduled applications. In this case, masking avoids that cache sets with values  $\sum_{a' \in \{a\} \cup C_a} \delta_{a',\iota_{Fi}}^{\max,S} \leq \alpha$ , but near to  $\alpha$ , hide distances of cache sets with  $\sum_{a' \in \{a\} \cup C_a} \delta_{a',\iota_{Fi}}^{\max,S} > \alpha$ .

As an example, consider a cache of associativity  $\alpha = 8$  that has only two cache sets  $s_1$ and  $s_2$ ; further consider four applications  $a_1$ ,  $a_2$ ,  $a_3$  and  $a_4$ .

Let  $\sum_{a' \in \{a_1,a_2\}} \delta^{\max,S}_{a',\iota_{Fi},s_1} = 8$ ,  $\sum_{a' \in \{a_1,a_2\}} \delta^{\max,S}_{a',\iota_{Fi},s_2} = 9$  and  $\sum_{a' \in \{a_3,a_4\}} \delta^{\max,S}_{a',\iota_{Fi},s_1} = 4$ ,  $\sum_{a' \in \{a_3,a_4\}} \delta^{\max,S}_{a',\iota_{Fi},s_2} = 12$ . Applying equation 49 results in a predictor of 8 + 9 = 17 for combination  $\{a_1,a_2\}$  and a predictor of 4 + 12 = 16 for combination  $\{a_3,a_4\}$ .

If cache contention primarily originates from memory references that are stand-alone cache hits, then combination  $\{a_1, a_2\}$  will probably suffer from cache misses to a much lower extent than combination  $\{a_3, a_4\}$ , although the predictors indicate the opposite. Applying masking however as it is presented in equation 53, cache contention in combination  $\{a_1, a_2\}$ is predicted by a value of 0 + 9 = 9 and contention in combination  $\{a_3, a_4\}$  is predicted by a value of 0 + 12, which will probably be the better estimate, if cache contention primarily originates from stand-alone cache hits that replace other stand-alone cache hits.

As the calculation of  $\xi_{C_a,\iota_{Fi},s}^S$  requires knowledge of the candidate co-schedules and can therefore not be calculated in advance, the per-set-version of  $\delta_{a,\iota_{Fi}}^{\max}$ , i.e.  $\delta_{a,\iota_{Fi},s}^{\max,S}$ ,  $s \in S$ , has to be applied as predictor.

| Predictor                          | For all $s \in S$ and $a' \in$ | Size (each $a'$ ) |
|------------------------------------|--------------------------------|-------------------|
| $\delta^{max,S}_{a',\iota_{Fi},s}$ | $\{a\}\cup C_a$                | $ S  \cdot l$     |

## Variation 'one, set, acc'

Applying  $\delta_{a',\iota_{Fi}}^{\max}$  with  $a' \in \{a\} \cup C_a$  as the only predictor as it is done in variations 'one' and 'one, set' yields identical values of  $p_{C_a,\iota_{Fi}}$  for identical  $\delta_{a',\iota_{Fi}}^{\max}$ . However,  $\delta_{a',\iota_{Fi}}^{\max}$  does not account for the number of references with distance  $\delta_{a',\iota_{Fi}}^{\max}$ , although it seems very likely that applications that provide a high number of references with  $\delta_{a',\iota_{Fi}}^{\max}$  do account more for cache contention than applications with identical  $\delta_{a',\iota_{Fi}}^{\max}$ , but much less references with distance  $\delta_{a',\iota_{Fi}}^{\max}$ . Therefore, in variation 'one, set, acc', I extend variation 'one' and 'one, set' to additionally incorporate the number of references with distance  $\delta_{a',\iota_{Fi}}^{\max}$ , or rather  $\delta_{a,\iota_{Fi},s}^{\max,S}$  (cf. figure 14).



**Figure 14:** Distance  $\delta_{a',\iota_{Fi},s}^{max,S}$  and the number of references  $H_{a',\iota_{Fi},s}^{sd,S}(\delta_{a',\iota_{Fi},s}^{max,S})$  with that distance.

I calculate predictor  $\delta_{a,\iota_{F_i}}^{\max,\mathrm{acc}}$  by

$$\delta_{a,\iota_{Fi}}^{\max,\mathrm{acc}} = \sum_{s=1}^{|S|} \delta_{a,\iota_{Fi},s}^{\max,S} \cdot H_{a,\iota_{Fi},s}^{sd,S}(\delta_{a,\iota_{Fi},s}^{\max,S}).$$
(54)

Note that I define  $H^{sd,S}_{a,\iota_{Fi},s}(0) := 0$  in order to account for  $\delta^{\max,S}_{a,\iota_{Fi},s} = 0$ . Given  $\delta^{\max,\operatorname{acc}}_{a,\iota_{Fi}}$ , I calculate  $p_{C_{a,\iota_{Fi}}}$  according to

$$p_{C_a,\iota_{F_i}} = \sum_{a' \in \{a\} \cup C_a} \delta^{\max,\operatorname{acc}}_{a',\iota_{F_i}}.$$
(55)

I apply the following predictors:

| Predictor                                    | For all $a' \in$ | Size (each $a'$ ) |
|----------------------------------------------|------------------|-------------------|
| $\delta^{\max,\mathrm{acc}}_{a',\iota_{Fi}}$ | $\{a\} \cup C_a$ | l                 |

## Variation 'set, acc, mask'

With variation 'set, acc, mask', I extend variation 'one, acc' to include masking as it has been described in variation 'set, mask'. I define predictors

$$\delta_{a,\iota_{F\,i},s}^{\max,\mathrm{acc},S} = \delta_{a,\iota_{F\,i},s}^{\max,S} \cdot H_{a,\iota_{F\,i},s}^{sd,S}(\delta_{a,\iota_{F\,i},s}^{\max,S}) \tag{56}$$

and calculate prediction  $p_{C_a,\iota_{F_i}}$  to

$$p_{C_a,\iota_{F_i}} = \sum_{s=1}^{|S|} \left( \xi_{C_a,\iota_{F_i},s}^S \cdot \sum_{a' \in \{a\} \cup C_a} \delta_{a',\iota_{F_i},s}^{\max,\operatorname{acc},S} \right), \tag{57}$$

applying predictors as follows.

| Predictor                                                      | For all $s \in S$ and $a' \in$ | Size (each $a'$ ) |
|----------------------------------------------------------------|--------------------------------|-------------------|
| $\delta^{\max,S}_{a',\iota_{Fi},s}$                            | $\{a\} \cup C_a$               | $ S  \cdot l$     |
| $\delta^{\max, \mathrm{acc}, S}_{a', \iota_{\mathit{F} i}, s}$ | $\{a\}\cup C_a$                | $ S \cdot l$      |

#### Variation 'set, exp, acc, mask'

As stack distance histograms are often highly concentrated, i.e.  $H_{a,\iota_{Fi}}^{sd}(\delta) \gg H_{a,\iota_{Fi}}^{sd}(\delta+1)$ for low values of  $\delta$  and  $H_{a,\iota_{Fi}}^{sd}(\delta) = 0$  for higher values of  $\delta$  up to  $\delta = \alpha$ , variation 'set, acc, mask' often achieves much higher predictions for small values of  $\delta_{a,\iota_{Fi},s}^{\max,S}$  than for higher values of  $\delta_{a,\iota_{Fi},s}^{\max,S}$ . However, higher values of  $\delta_{a,\iota_{Fi},s}^{\max,S}$  will probably have a much more effect on cache contention. To properly weight high valued  $\delta_{a,\iota_{Fi},s}^{\max,S}$ . I account for  $\delta_{a,\iota_{Fi},s}^{\max,S}$ exponentially by

$$\delta_{a,\iota_{F\,i},s}^{\max,\operatorname{acc},\exp,S} = H_{a,\iota_{F\,i},s}^{sd,S} \left( \delta_{a,\iota_{F\,i},s}^{\max,S} \right) \cdot \beta^{\delta_{a,\iota_{F\,i},s}^{\max,S}-1},\tag{58}$$

applying base  $\beta = 10$ . The value of  $\beta$  has been chosen without any further investigation. Given  $\delta_{a,\iota_{F_i},s}^{\max,\operatorname{acc},\exp,S}$ , I calculate prediction  $p_{C_a,\iota_{F_i}}$  by

$$p_{C_a,\iota_{F_i}} = \sum_{s=1}^{|S|} \left( \xi_{C_a,\iota_{F_i},s}^S \cdot \sum_{a' \in \{a\} \cup C_a} \delta_{a,\iota_{F_i},s}^{\max,\operatorname{acc},\exp,S} \right).$$
(59)

I apply the following predictors for my calculation:

| Predictor                                                | For all $s \in S$ and $a' \in$ | Size (each $a'$ )     |
|----------------------------------------------------------|--------------------------------|-----------------------|
| $\delta^{max,S}_{a',\iota_{Fi},s}$                       | $\{a\} \cup C_a$               | $ S  \cdot l$         |
| $\delta^{\max, \mathrm{acc}, \exp, S}_{a, \iota_F i, s}$ | $\{a\}\cup C_a$                | $ S  \cdot 2 \cdot l$ |

## 2.11 The Diff method

Besides  $\delta_{a,\iota_{F_i}}^{\max}$  and  $\delta_{a,\iota_{F_i},s}^{\max,S}$ , I also investigate if the number of different keys that map to the same cache set is an appropriate measure to predict cache contention.

#### Variation 'one'

To determine the number of different keys  $\varkappa_{a,\iota_{Fi},s}^{S}$  of application a, interval  $\iota_{Fi}$  that map (at least *once*) to cache set s, I apply a stack  $\zeta_{s}^{S}$  of capacity  $|M_{a,\iota_{Fi}}|$  for each cache set to track the keys that have already been used, as it is depicted in figure 15 a). See algorithm 10 for an in-depth description of how to calculate  $\varkappa_{a,\iota_{Fi},s}^{S}$ .



Figure 15: Applying stacks to determine the number of different keys that map to the same cache set. In a) a single stack is used for each cache set; b) follows a two-stack-approach to mask out cache accesses that occur only once (Diff variation 'one, two').

Given  $\varkappa_{a,\iota_{F_i},s}^S$ , I calculate  $\varkappa_{a,\iota_{F_i}}$  by  $\varkappa_{a,\iota_{F_i}} = \sum_{s=1}^{|S|} \varkappa_{a,\iota_{F_i},s}^S$  (cf. algorithm 10). Given  $\varkappa_{a,\iota_{F_i}}$ , I calculate predictor  $p_{C_a,\iota_{F_i}}$  for variation 'one' according to

$$p_{C_a,\iota_{F_i}} = \sum_{a' \in \{a\} \cup C_a} \varkappa_{a',\iota_{F_i}},\tag{60}$$

applying predictor  $\varkappa_{a',\iota_{F_i}}$  for each application  $a' \in \{a\} \cup C_a$ :

| Predictor                   | For all $a' \in$ | Size (each $a'$ ) |
|-----------------------------|------------------|-------------------|
| $\varkappa_{a',\iota_{Fi}}$ | $\{a\} \cup C_a$ | l                 |

1: 
$$\#$$
 — Init —  
2: for  $s \leftarrow 1$  to  $|S|$  do  
3:  $\varkappa_{a,t_{f\,i},s}^{S} \leftarrow 0$   
4: for  $\delta = 1$  to  $|M_{a,t_{f\,i}}|$  do  
5:  $\zeta_{s}^{S}(\delta) \leftarrow -1$   
6:  $\zeta_{s}^{S}(\delta) \leftarrow -1$   
7: end for  
8: end for  
9:  $\#$  — Iterate over all memory references —  
10: for  $j \leftarrow 1$  to  $|M_{a,t_{f\,i}}|$  do  
11:  $s \leftarrow \zeta(m_{a,t_{f\,i},j})$   
12:  $\delta \leftarrow \zeta_{s}^{S}\{\kappa(m_{a,t_{f\,i},j})\}$   
13: if  $\delta > |M_{a,t_{f\,i}}|$  then  
14:  $\zeta_{s}^{S}(\zeta_{s}^{S}\{-1\}) \leftarrow \kappa(m_{a,t_{f\,i},j})$   
15: else  
16:  $\delta \leftarrow \zeta_{s}^{tS}\{\kappa(m_{a,t_{f\,i},j})\}$   
17: if  $\delta > |M_{a,t_{f\,i}}|$  then  
18:  $\zeta_{s}^{tS}(\zeta_{s}^{tS}\{-1\}) \leftarrow \kappa(m_{a,t_{f\,i},j})$   
19: end if  
20: end if  
21: end for  
22:  $\varkappa_{a,t_{f\,i}} \leftarrow 0$   
23:  $\varkappa_{a,t_{f\,i}} \leftarrow 0$   
24: for  $s \leftarrow 1$  to  $|S|$  do  
25:  $\varkappa_{a,t_{f\,i},s}^{S} \leftarrow \zeta_{s}^{S}\{-1\} - 1$   
26:  $\varkappa_{a,t_{f\,i},s} \leftarrow \varkappa_{a,t_{f\,i},s} + \zeta_{s}^{tS}\{-1\} - 1$   
28: end for

## Variation 'set, mask'

To prevent cache sets with  $\sum_{a' \in \{a\} \cup C_a} \delta_{a,\iota_F i,s}^{\max,S} \leq \alpha$  to contribute to  $p_{C_a,\iota_F i}$ , I present variation 'set, mask' that combines  $\varkappa_{a,\iota_F i,s}^S$  with masking according to

$$p_{C_{a},\iota_{F_{i}}} = \sum_{s=1}^{|S|} \xi_{C_{a},\iota_{F_{i}},s}^{S} \cdot \sum_{a' \in \{a\} \cup C_{a}} \varkappa_{a',\iota_{F_{i}},s}^{S}, \tag{61}$$

where  $\xi_{C_a,\iota_{F_i},s}^S$  is calculated as presented in equation 10. I apply the following predictors for each application  $a' \in \{a\} \cup C_a$ :

| Predictor                                    | For all $s \in S$ and $a' \in$ | Size (each $a'$ ) |
|----------------------------------------------|--------------------------------|-------------------|
| $\varkappa^S_{a',\iota_{Fi},s}$              | $\{a\}\cup C_a$                | $ S  \cdot l$     |
| $\delta^{\max,S}_{a',\iota_{\mathit{F}i},s}$ | $\{a\}\cup C_a$                | $ S  \cdot l$     |

## Variation 'one, miss rate'

With variation 'one, miss rate', I investigate if a combination of both the number of different keys that map to the same cache set and the miss rate would achieve better prediction results than either of the methods alone. I define predictor  $\chi^{\mu}_{a,\iota_{Fi}}$  as follows

$$\chi^{\mu}_{a,\iota_{Fi}} = \varkappa_{a',\iota_{Fi}} \cdot \frac{H^{sd}_{a',\iota_{Fi}}(\alpha+1)}{\sum_{\delta=1}^{\alpha+1} H^{sd}_{a',\iota_{Fi}}(\delta)}$$
(62)

and calculate prediction  $p_{C_a,\iota_{F_i}}$  by

$$p_{C_a,\iota_{F_i}} = \sum_{a' \in \{a\} \cup C_a} \chi^{\mu}_{a,\iota_{F_i}}.$$
(63)

I apply the following predictors.

| Predictor                   | For all $a' \in$ | Size (each $a'$ ) |
|-----------------------------|------------------|-------------------|
| $\chi^{\mu}_{a,\iota_{Fi}}$ | $\{a\} \cup C_a$ | l                 |

#### Variation 'one, set, acc'

With variation 'one, set, acc', I combine the number of keys that map to the same cache set and *cache activity*, as it has similarly been proposed in the *Activity Vector* method [Settle et al., 2004]. As a measure of activity, I apply cache access frequency and calculate predictor  $\varkappa_{a, v_{f,i}}^{\text{acc}}$  by

$$\varkappa_{a,\iota_{\Gamma i}}^{\mathrm{acc}} = \sum_{s=1}^{|S|} \left( \varkappa_{a,\iota_{\Gamma i},s}^{S} \cdot \sum_{\delta=1}^{\alpha+1} H_{a,\iota_{\Gamma i},s}^{sd,S}(\delta) \right)$$
(64)

and prediction  $p_{C_a,\iota_{F_i}}$  by

$$p_{C_a,\iota_{F_i}} = \sum_{a' \in \{a\} \cup C_a} \varkappa_{a,\iota_{F_i}}^{\operatorname{acc}}.$$
(65)

Applied predictor for each  $a' \in \{a\} \cup C_a$ :

| Predictor                                  | For all $a' \in$ | Size (each $a'$ ) |
|--------------------------------------------|------------------|-------------------|
| $\varkappa^{\mathrm{acc}}_{a',\iota_{Fi}}$ | $\{a\} \cup C_a$ | l                 |

#### Variation 'one, two'

With variation 'one, two', I calculate the number of different keys that map to the same cache set by applying a two-step approach; in doing so, I account for those references only that are not compulsory misses. Figure 15 b) illustrates this concept: I apply two stacks of capacity  $|M_{a,\iota_{Fi}}|$  for each cache set. The first time a cache line is referenced, its address key is pushed to the first stack. When a cache line is referenced that is present on the first, but not on the second stack, I push the corresponding key to the second stack. This way, the second stack contains only those references to cache lines that are accessed at least twice. I refer to this number of different keys as  $\varkappa_{a,\iota_{Fi},s}^{\prime S}$ ; see algorithm 10 for a formal description of the calculation of  $\varkappa_{a,\iota_{Fi},s}^{\prime S}$ . Given  $\varkappa_{a,\iota_{Fi},s}^{\prime S}$  for each  $s \in S$ , I calculate  $\varkappa_{a,\iota_{Fi}}^{\prime}$  by  $\varkappa_{a,\iota_{Fi}} = \sum_{s=1}^{|S|} \varkappa_{a,\iota_{Fi},s}^{\prime S}$ . Given  $\varkappa_{a,\iota_{Fi}}^{\prime S}$ , I calculate predictor  $p_{Ca,\iota_{Fi}}$  by

$$p_{C_a,\iota_{F_i}} = \sum_{a' \in \{a\} \cup C_a} \varkappa'_{a',\iota_{F_i}}.$$
(66)

| Predictor                    | For all $a' \in$ | Size (each $a'$ ) |
|------------------------------|------------------|-------------------|
| $\varkappa'_{a',\iota_{Fi}}$ | $\{a\} \cup C_a$ | l                 |

## 2.12 The DMiss method

With the DMiss method, I introduce a new method that enhances the Misses method. One way to improve cache miss based methods is to exploit existing diversities in stand-alone cache misses. One such diversity is the *number of references between cache misses* I call *distance*; therefore the name *DMiss*, which means *distance between misses*. Figure 16 a) shows equally distributed memory references of applications  $\{a\} \cup C_a$  that are stand-alone cache misses, i.e. contribute to  $H^{sd}_{a', \iota_{Fi}}(\alpha + 1), a' \in \{a\} \cup C_a$ .



Figure 16: LRU stack regeneration as function of stand-alone cache miss distribution.

With each such reference, elements  $\delta = 1$  to  $\delta = \alpha - 1$  on the LRU stack get repositioned by one towards LRU position  $\delta = \alpha$ . If  $\sum_{a' \in \{a\} \cup C_a} \delta^{\max,S}_{a',\iota_{Fi},s} < \alpha$ , which is likely for concentrated stack distance histograms, and if the distance between two references that are stand-alone misses is large enough, then the LRU stack might 'regenerate': If the cache line that has been fetched and pushed to LRU stack position  $\delta = 1$  is not referenced again, the corresponding key on the LRU stack is moved towards the LRU position ( $\delta = \alpha$ ) and the LRU stack might be in the same state just as before the stand-alone miss reference. In figure 16 b) however, a burst of misses occurs and there will be no time for the LRU stack to regenerate, which might introduce cache contention misses if displaced cache lines are referenced again in the future.

Regarding this scenario, it seems to be worth investigating if the distance between two consecutive misses to the same cache set is a good predictor for cache contention. Relating this method to the *Misses* method, the number of misses can be interpreted as a distance measure: On average, a higher number of misses implies a lower distance between misses; a lower number of misses implies a higher distance between misses.

I calculate distances  $\delta_{a,\iota_{Fi}}^{miss}$  and per-set distances  $\delta_{a,\iota_{Fi},s}^{miss,S}$  for an application a as shown in algorithm 11. Note that lower distances between misses result in higher values of  $\delta_{a,\iota_{Fi}}^{miss}$  and  $\delta_{a,\iota_{Fi},s}^{miss,S}$  respectively, as shown in the algorithm.

### Variation 'one'

Given  $\delta_{a,\iota_{F_i}}^{miss}$  as determined by algorithm 11, I calculate prediction  $p_{C_a,\iota_{F_i}}$  by

$$p_{C_a,\iota_{F_i}} = \sum_{a' \in \{a\} \cup C_a} \delta^{miss}_{a,\iota_{F_i}}.$$
(67)

I apply the following predictors:

| Predictor                       | For all $a' \in$ | Size (each $a'$ ) |
|---------------------------------|------------------|-------------------|
| $\delta^{miss}_{a',\iota_{Fi}}$ | $\{a\} \cup C_a$ | l                 |

#### Variation 'one, sens38'

With variation 'one, sens38', I investigate if  $\delta_{c_a,\iota_{F_i}}^{miss}$ ,  $c_a \in C_a$  achieves good prediction results when applied as *intensity* measure, as it is done in the Pain method. Given *sensitivity*  $\chi_{a,\iota_{F_i}}^{sens38}$  as calculated in equation 32, I calculate prediction  $p_{C_a,\iota_{F_i}}$  as follows.

$$p_{C_a,\iota_{F_i}} = \chi_{a,\iota_{F_i}}^{sens38} \cdot \sum_{c_a \in C_a} \delta_{c_a,\iota_{F_i}}^{miss}$$
(68)

I apply the following predictors:

| Predictor                       | For all $a' \in$ | Size (each $a'$ ) |
|---------------------------------|------------------|-------------------|
| $\chi^{sens38}_{a',\iota_{Fi}}$ | $\{a\}$          | l                 |
| $\delta^{miss}_{a',\iota_{Fi}}$ | $C_a$            | l                 |

## Variation 'set, sens38'

With variation 'set, sens38', I investigate if a *per-cache-set* calculation of variation 'one, sens38' would achieve better results. I apply sensitivity  $\chi^{sens38,S}_{a,\iota_{Fi},s}$  as defined in equation 40 and  $\delta^{miss,S}_{a',\iota_{Fi},s}$  as determined by algorithm 11 and calculate prediction  $p_{C_a,\iota_{Fi}}$  by

$$p_{C_a,\iota_{F_i}} = \sum_{s=1}^{|S|} \chi_{a,\iota_{F_i},s}^{sens38,S} \cdot \sum_{c_a \in C_a} \delta_{c_a,\iota_{F_i},s}^{miss,S}, \tag{69}$$

applying predictors as follows.

| Predictor                           | For all $s \in S$ and $a' \in$ | Size (each $a'$ ) |
|-------------------------------------|--------------------------------|-------------------|
| $\chi^{sens38,S}_{a',\iota_{Fi},s}$ | $\{a\}$                        | $ S  \cdot l$     |
| $\delta^{miss,S}_{a',\iota_{Fi},s}$ | $C_a$                          | $ S  \cdot l$     |

# **Algorithm 11** Calculation of $\delta_{a,\iota_{Fi}}^{miss}$ and $\delta_{a,\iota_{Fi}s}^{miss,S}$ .

- 1: # ---- Init -----
- 2: for  $s \leftarrow 1$  to |S| do
- 3:  $j_s^S \leftarrow 0$
- 4:  $j_s'^S \leftarrow 0$
- 5: for  $j \leftarrow 1$  to  $\alpha$  do
- 6:  $\zeta_s^S(j) \leftarrow -1$
- 7: end for
- 8: end for

9: # —— Iterate over all memory references ——

10: **for**  $j \leftarrow 1$  to  $|M_{a,\iota_{Fi}}|$  **do** 11:  $s \leftarrow \varsigma(m_{a,\iota_{Fi},j})$ 12:  $\delta \leftarrow \zeta^{S} \{r(m_{a,\iota_{Fi},j})\}$ 

12: 
$$\delta \leftarrow \zeta_s^{\mathcal{S}} \{ \kappa(m_{a,\iota_{F_i},j}) \}$$

13:  $j_s^S \leftarrow j_s^S + 1$ 

| 14: | # — If the reference is a miss —                                                                                                          |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------|
| 15: | $\mathbf{if}  \delta > \alpha  \mathbf{then}$                                                                                             |
| 16: | if $j_s^{\prime S} \neq 0$ then                                                                                                           |
| 17: | $\delta' \leftarrow j_s^S - j_s'^S$                                                                                                       |
| 18: | $\mathbf{if}  \delta' \leq \alpha  \mathbf{then}$                                                                                         |
| 19: | $\delta_{a,\iota_{Fi}}^{miss} \leftarrow \delta_{a,\iota_{Fi}}^{miss} + (\alpha + 1 - \delta')$                                           |
| 20: | $\delta_{a,\iota_{F_{i},s}}^{miss,S} \leftarrow \delta_{a,\iota_{F_{i},s}}^{miss,S} + (\alpha + 1 - \delta')$                             |
| 21: | else                                                                                                                                      |
| 22: | $\delta_{a,\iota_{Fi}}^{miss} \leftarrow \delta_{a,\iota_{Fi}}^{miss} + \alpha^{-(\lfloor \log_{\alpha}(\delta') \rfloor + 1)}$           |
| 23: | $\delta_{a,\iota_{F_i},s}^{miss,S} \leftarrow \delta_{a,\iota_{F_i},s}^{miss,S} + \alpha^{-(\lfloor \log_{\alpha}(\delta') \rfloor + 1)}$ |
| 24: | end if                                                                                                                                    |
| 25: | end if                                                                                                                                    |
| 26: | $j_s'^S \leftarrow j_s^S$                                                                                                                 |
| 27: | $\delta \leftarrow \alpha$                                                                                                                |
| 28: | end if                                                                                                                                    |
| 29: | # — Adjust the LRU stack —                                                                                                                |
| 30: | while $\delta > 1$ do                                                                                                                     |
| 31: | $\zeta_s^S(\delta) \leftarrow \zeta_s^S(\delta-1)$                                                                                        |
| 32: | $\delta \leftarrow \delta - 1$                                                                                                            |
| 33: | end while                                                                                                                                 |
| 34: | $\zeta_s^S(1) \leftarrow \kappa(m_{a,\iota_{Fi},j})$                                                                                      |
| 35: | end for                                                                                                                                   |

2 Techniques to Predict Cache Contention

## **3** Evaluating the Prediction of Cache Contention

In this chapter, I evaluate the techniques presented in chapter 2 by

- prediction *accuracy*; as evaluation measure I apply
  - NMRD (normalized mean ranking difference), which measures the ability of a prediction technique to rank a set of candidate co-schedules
     C<sub>a</sub> = {C<sub>a,1</sub>, C<sub>a,2</sub>, ...} by the amount of cache contention they introduce to an application a;
  - *MP* (mean penalty), which enhances NMRD by not evaluating ranking positions, but the penalty in time introduced from imperfectly predicted ranking positions;
  - *PPBAB* (penalty predicted best vs. actual best), which measures the amount of time the penalty of the co-schedule, which is *predicted* to be the best co-schedule, differs from the *actual* best co-schedule;
  - *PPBRS* (penalty predicted best vs. random selection), which measures the amount of time the penalty of the co-schedule, which is *predicted* to be the best co-schedule, differs from the *expected* penalty when the co-schedule is chosen randomly;
- time to perform a prediction, and a
- gain vs. cost analysis, which compares the amount of time that can be gained from proper co-scheduling (PPBRS) to the amount of time necessary to perform a prediction.

## 3.1 Evaluation framework

For my evaluation, I apply the framework presented in figure 17. As the figure suggests, the evaluation is partitioned into 5 steps. In step (A), I extract memory references of several applications and store them to tracefiles. In step (B), I apply those tracefiles to create predictors for the various methods described in chapter 2. In step (C), I apply the predictors to each prediction method described in chapter 2; I predict the penalty that candidate co-schedules  $C_{a,j} \in \mathbf{C}_a = \{C_{a,1}, C_{a_2}, \dots\}$  introduce to a given application aand measure the time spent to perform the prediction. Then, I sort the predictions to determine predicted co-schedule rankings.



Figure 17: Evaluation framework I apply to evaluate cache contention prediction techniques.

In step (D), I calculate actual co-schedule penalties and actual rankings in order to generate a ground truth reference. In step (E), I apply several evaluation functions (NMRD, ...) to merge predicted rankings, actual rankings, actual penalties and prediction time to a single value; I use this value to compare various methods on a one-dimensional scale. The remainder of this section describes steps (A) to (D) in more detail. Step (E), the evaluation by means of several evaluation functions, is accomplished in sections 3.2 to 3.5.

#### (A) Memory Reference Extraction with Pin

Let  $A = \{astar, bzip2, gcc, gobmk, h264ref, hmmer, lbm, mcf, milc, povray\}$  be the set of SPEC 2006 test benchmarks I apply for my evaluation (see (1) in figure 17).

In order to extract memory references (2) from A, I implemented a pintool for the *Pin* toolkit [Luk et al., 2005], as it has similarly been done in [Huffmire and Sherwood, 2006] and [Zhuravlev et al., 2010]. The implemented pintool is a small program written in C/C++ applying the Pin API (application programming interface) and works as follows: Invoking the pintool with an application  $a \in A$ , the pintool interrupts application a whenever a performs a memory access; then, the pintool stores the corresponding address to a buffer. Whenever the pintool has buffered memory references of  $2^{20}$  instructions, the pintool writes the buffer to a tracefile (3) and resets its buffer. Then, the pintool restarts to extract memory references of the next  $2^{20}$  instructions and writes them to the same tracefile. All in all, this pocedure is performed 512 times for each  $a \in A$ , so memory references from  $512 \cdot 2^{20}$  instructions are stored in each tracefile. Tuple  $M_a = (m_{a,1}, m_{a,2}, ...)$ 

When predicting cache contention in order to bring those applications together that best fit to one another, a major concern is the interval width  $\mathcal{F}$  (measured in number of instructions) the prediction is performed on. If  $\mathcal{F}$  is too small, then it might take more time to predict cache contention than a good application match will compensate for. If  $\mathcal{F}$  gets too large, then applications are likely to change their so-called phase within an interval [Sherwood et al., 2003], i.e. they might show a completely different behavior, which might degrade prediction performance. In order to evaluate cache contention prediction techniques for several interval widths, I perform my evaluation on intervals of  $\mathcal{F} \in \mathcal{F} = \{2^{20}, 2^{21}, 2^{22}, 2^{23}, 2^{24}, 2^{25}, 2^{26}, 2^{27}, 2^{28}, 2^{29}\}$  instructions. Therefore, I partition all  $M_a$ ,  $a \in A$ , into memory reference intervals of F instructions each, i.e.  $M_a \mapsto M_{a,\iota_F} = (M_{a,\iota_{F1}}, \dots, M_{a,\iota_{F|M_{a,\iota_F}|}})$  and perform my evaluation on each  $M_{a,\iota_{Fi}} \in M_{a,\iota_F}$ . Note that tuple  $M_{a,\iota_{Fi}} = (m_{a,\iota_{Fi},1}, \dots, m_{a,\iota_{Fi},|M_{a,\iota_{Fi}}|)$  refers to the memory addresses that are referenced when executing instructions  $i \cdot F \dots (i+1) \cdot F - 1$ . The amount of memory references of application a in interval  $\iota_{Fi}$  is denoted by  $|M_{a,\iota_{Fi}}|$ .

## (B) Predictor Calculation

I calculate predictors according to their definition in chapter 2. Note that calculation is performed for each (single) application  $a \in A$ , for all interval sizes  $F \in F$ , and for each interval  $\iota_{Fi} \in \iota_F$ . As predictors are calculated from memory references of solo applications only, they are identical for all cases of parallelism  $\psi \in \psi = \{2, 4, 8\}$ .

For my evaluations, I assume predictors to be calculated at compile time; therefore, they do not account for the time required to calculate a prediction. The *size* of the predictors however might be of interest and can be extracted from the description in chapter 2.

## ${f (C)}$ Calculation of Prediction Rankings

Let  $\mathbf{C}(A, \psi)$  be the operation that returns all possible combinations of  $\psi$  elements of set A,  $\psi \leq |A|$ , i.e.  $\mathbf{C}(A, \psi) = \left\{ \{a_1, a_2, \dots a_{\psi}\} \mid a_i \in A \setminus \{a_1, a_2, \dots a_{i-1}\} \right\}$ . On a processor architecture where  $\psi$  applications are executed in parallel and share the same cache,  $\mathbf{C}_a^{\psi} = \{C_{a,1}^{\psi}, C_{a,2}^{\psi}, \dots\} = \mathbf{C}(A \setminus \{a\}, \psi - 1)$  is the set of all possible candidate co-schedules for an application a that can be generated from a set of applications  $A \setminus \{a\}$ . The size of that set, i.e. the amount of all possible candidate co-schedules of application a, is  $|\mathbf{C}_a^{\psi}|$ . Note that I refer to this set as  $\mathbf{C}_a^{\psi} = \{C_{a,1}^{\psi}, C_{a,2}^{\psi}, \dots\}$  and  $\mathbf{C}_a = \{C_{a,1}, C_{a,2}, \dots\}$  interchangeably; I also abbreviate  $C_{a,j}$  by  $C_a$ .

Prediction rankings are calculated as follows: For each prediction technique presented in chapter 2, for each  $\psi \in \psi$ , for each  $F \in F$ , each  $\iota_{Fi} \in \iota_F$  and each  $a \in A$ , I

- (4) calculate prediction  $p_{C_a,\iota_{F_i}}$  for each  $C_a \in \mathbf{C}_a^{\psi}$ ,
- (5) sort the resulting predictions  $p_{C_a,\iota_{F_i}}$  by value and, in case of equal values, by a unique hash generated from  $C_a$  in order to ensure unambiguity, and
- (6) determine ranking position  $\rho_{C_a, t_{F_i}}^{\text{pred}}$  for each candidate co-schedule  $C_a \in \mathbf{C}_a^{\psi}$ .

Sorting and ranking is performed as follows: Given predictions  $\{p_{C_{a,1},\iota_{Fi}}, p_{C_{a,2},\iota_{Fi}}, \dots\}$  and a hash function  $h(C_{a,j})$  that returns a unique hash value  $h(C_{a,j}) \in \{1, 2, \dots | \mathbf{C}_a^{\psi}|\}$  for all  $C_{a,j} \in \mathbf{C}_a^{\psi}$ , i.e.  $\forall_{j,k \in \{1,\dots | \mathbf{C}_a^{\psi}|\}} : j \neq k \Rightarrow h(C_{a,j}) \neq h(C_{a,k})$ , I determine a unique ranking position  $\rho_{C_{a,j},\iota_{Fi}}^{\text{pred}} \in \{1, 2 \dots | \mathbf{C}_a^{\psi}|\}$  of co-schedule  $C_{a,j}$  in interval  $\iota_{Fi}$  by

$$\begin{aligned} \not{\tau}_{j,k} \in \{1, 2, \dots | \mathbf{C}_{a}^{\psi} | \} : \\ p_{C_{a,j}, \iota_{Fi}} < p_{C_{a,k}, \iota_{Fi}} \Rightarrow \rho_{C_{a,j}, \iota_{Fi}}^{\text{pred}} < \rho_{C_{a,k}, \iota_{Fi}}^{\text{pred}} \end{aligned} \tag{70} \\ p_{C_{a,j}, \iota_{Fi}} = p_{C_{a,k}, \iota_{Fi}} \land h(C_{a,j}) < h(C_{a,k}) \Rightarrow \rho_{C_{a,j}, \iota_{Fi}}^{\text{pred}} < \rho_{C_{a,k}, \iota_{Fi}}^{\text{pred}}. \end{aligned}$$

See figure 18 for an example prediction ranking with  $\psi = 2$  for a = astar and  $\mathbf{C}_a^{\psi} = \{\{\text{bzip2}\}, \{\text{gcc}\}, \{\text{gobmk}\}, \{\text{h264ref}\}, \{\text{hmmer}\}, \{\text{lbm}\}, \{\text{mcf}\}, \{\text{milc}\}, \{\text{povray}\}\}$ : Co-schedule  $\{\text{bzip2}\}$  is predicted to introduce the least penalty (202) to application astar and therefore yields the best ranking position (1). Co-schedule  $\{\text{povray}\}$  is predicted to introduce maximum penalty (1071) to application astar and is therefore assigned the worst ranking position (9).

|          | $\rho^{\rm pred}_{\rm astar@\{bzip}$ | $_{2}, \iota_{Fi} =$   | $\rho^{\rm pred}_{C_{a,j},\iota_{{\sf F}^i}}$ | with $a =$     | = astar ar | nd $C_{a,j}$ = | = {bzip2     | $2$ ; $\psi =$ | 2        |
|----------|--------------------------------------|------------------------|-----------------------------------------------|----------------|------------|----------------|--------------|----------------|----------|
| Ranking: | (j)                                  | 2                      | 3                                             | 4              | 5          | 6              | 7            | 8              | 9        |
| astar    | {bzip2}                              | {milc}                 | $\{gcc\}$                                     | {gobmk}        | {hmmer}{   | [h264ref]      | {lbm}        | {mcf}          | {povray} |
|          | (202)                                | 252                    | 300                                           | 623            | 652        | 662            | 808          | 1054           | 1071     |
|          | $p_{astar@{bz}}$                     | $ip2$ , $\iota_{Fi}$ = | $= p_{C_{a,j},\iota_{I}}$                     | $a_i$ with $a$ | = astar a  | and $C_{a,j}$  | $= \{bzip\}$ | $p2\}; \psi =$ | = 2      |

**Figure 18:** Ranking of predictions  $p_{C_a^{\psi}, \iota_{F_i}}$  for  $a = \text{astar and } \psi = 2$ .

When calculating predictions, I measure the time (7) a prediction method requires to calculate predictions  $p_{C_a,\iota_{Fi}}$  for all  $C_a \in \mathbf{C}_a^{\psi}$  and for all intervals  $\iota_{Fi} \in \iota_F$  by means of user time  $\tau_{C_a}^{\text{user}}$ , system time  $\tau_{C_a}^{\text{syst}}$ , and elapsed time  $\tau_{C_a}^{\text{elap}}$ . Note that  $\tau_{C_a}^{\text{user}}$ ,  $\tau_{C_a}^{\text{syst}}$  and  $\tau_{C_a}^{\text{elap}}$  hold the time required for the prediction of all intervals  $\iota_{Fi} \in \iota_F$ . To calculate the time per prediction,  $\tau_{C_a}^{\text{user}}$ ,  $\tau_{C_a}^{\text{syst}}$ , and  $\tau_{C_a}^{\text{elap}}$  have to be divided by the number of intervals  $|\iota_F|$ , as prediction is performed on a per-interval basis. For no specific reason, this calculation is not performed in step  $(\mathbf{C})$ , but within the evaluation function in step  $(\mathbf{E})$ . With algorithm 12, I shortly outline my implementation of time measurement: I determine  $\tau_{C_a}^{\text{elap}}$  by the gettimeofday(2) function and  $\tau_{C_a}^{\text{user}}$  and  $\tau_{C_a}^{\text{syst}}$  by the getrusage(2) function integrated in the OSX 10.6.4 operating system by default. Note that I include the time to read the predictors from disk in order to account for different predictor sizes. To ensure equal

| A. | lgorithm | 12 | Me | easuring | $\operatorname{time}$ | of a | prediction | cycle. |
|----|----------|----|----|----------|-----------------------|------|------------|--------|
|----|----------|----|----|----------|-----------------------|------|------------|--------|

- 1: Extract parameters  $a, C_a$  and  $\iota_F$
- 2: Begin timing by calling gettimeofday(...) and getrusage(...)
- 3: for all  $\iota_{Fi}$  in  $\iota_F$  do
- 4: Read predictors of interval  $\iota_{Fi}$  for the selected method
- 5: Calculate  $p_{C_a,\iota_{F_i}}$
- 6: Store  $p_{C_a, \iota_{F_i}}$  to buffer in RAM (random access memory)
- 7: end for
- 8: End timing by calling gettimeofday(...) and getrusage(...)
- 9: Calculate  $\tau_{C_a}^{\text{user}}$ ,  $\tau_{C_a}^{\text{syst}}$  and  $\tau_{C_a}^{\text{elap,}}$  from timeval and rusage structs
- 10: Write  $\tau_{C_a}^{\text{user}}$ ,  $\tau_{C_a}^{\text{syst}}$  and  $\tau_{C_a}^{\text{elap}}$  to disk
- 11: Write  $p_{C_a, \iota_{F_i}}$  for all  $\iota_{F_i} \in \iota_F$  to disk

conditions, all prediction methods are implemented single threaded in the same programming language (C++), are compiled applying the same compiler (gcc 4.2.1) and executed on the same otherwise unloaded computer system running OS X 10.6.4 operating system. See the following table for a brief description of the computer system.

As data blocks on hard disk drive platters generally have a random position relative to read/write heads when read/write commands are invoked, seek time heavily varies. In order to keep varitions in disk access time low, the computer system I apply for time measurements features a random access solid state drive of uniform access time.

| Computer Model            | MacBook Pro                         |
|---------------------------|-------------------------------------|
| Computer model identifier | MacBookPro5.1                       |
| Processor                 | $2.4~\mathrm{GHz}$ Intel Core 2 Duo |
| L1 data cache             | 32  kB                              |
| L1 instruction cache      | 32  kB                              |
| L2 cache (shared)         | 3 MB                                |
| Main memory               | 4 GB DDR3                           |
| Hard disk drive           | $256~\mathrm{GB}$ solid state disk  |
| Bus speed                 | 1.07 GHz                            |

## $(\mathbf{D})$ Generation of Ground Truth Reference

For each  $a \in A$ , each  $F \in F$ , and each  $\iota_{Fi} \in \iota_F$ , I

• (8) apply the MCCCSim simulator [Zwick et al., 2009a] to calculate  $t_{a,\iota_{Fi}}$ , the amount of time application a spends on memory references in interval  $\iota_{Fi}$  when a is executed stand-alone ( $\psi = 1$ ).

Then, for each  $\psi \in \psi$ , for each  $a \in A$ , each  $C_a \in \mathbf{C}_a^{\psi} = \mathfrak{C}(A \setminus \{a\}, \psi - 1)$ , each  $F \in \mathbf{F}$ , and each  $\iota_{Fi} \in \iota_F$ , I

- (9) apply the MCCCSim simulator to calculate  $t_{C_a,\iota_F}$ , the amount of time application a spends on memory references in interval  $\iota_{Fi}$  when a is co-scheduled with applications  $c_{a,j} \in C_a$ ,
- (10) calculate  $\pi_{C_a,\iota_{F_i}} = t_{C_a,\iota_{F_i}} t_{a,\iota_{F_i}}$ , the penalty that is introduced to application a in interval  $\iota_{F_i}$  when a is co-scheduled with  $C_a$ , and
- (11) sort all  $\pi_{C_a,\iota_{F_i}}$  according to their value and, if values are identical, additionally by a unique hash generated from  $C_a$  in order to achieve unambiguous rankings, and then
- (12) determine ranking position  $\rho_{C_a,\iota_{F_i}}^{\text{sim}} \in \{1, 2, \dots | \mathbf{C}_a^{\psi} |\}$  each candidate co-schedule  $C_a \in \mathbf{C}_a^{\psi}$  achieves.

Similar to equation 70, I determine actual (and unique) ranking positions  $\rho_{C_{a,j},\iota_{F_i}}^{\text{sim}} \in \{1, 2, \dots | \mathbf{C}_a^{\psi} |\}$  for candidate co-schedules  $C_{a,j} \in \mathbf{C}_a^{\psi}$  by

$$\forall j,k \in \{1,2,\dots |\mathbf{C}_{a}^{\psi}|\} :$$

$$\pi_{C_{a,j},\iota_{Fi}} < \pi_{C_{a,k},\iota_{Fi}} \Rightarrow \rho_{C_{a,j},\iota_{Fi}}^{\operatorname{sim}} < \rho_{C_{a,k},\iota_{Fi}}^{\operatorname{sim}}$$

$$\pi_{C_{a,j},\iota_{Fi}} = \pi_{C_{a,k},\iota_{Fi}} \land h(C_{a,j}) < h(C_{a,k}) \Rightarrow \rho_{C_{a,j},\iota_{Fi}}^{\operatorname{sim}} < \rho_{C_{a,k},\iota_{Fi}}^{\operatorname{sim}}.$$

$$(71)$$

As an example, figure 19 shows actual ranking positions for  $\psi = 2$ , a = astar, and  $\mathbf{C}_{a}^{\psi} = \{\{\text{bzip2}\}, \{\text{gcc}\}, \{\text{gobmk}\}, \{\text{h264ref}\}, \{\text{hmmer}\}, \{\text{lbm}\}, \{\text{mcf}\}, \{\text{milc}\}, \{\text{povray}\}\}$ . Note that in some execution intervals  $\iota_{Fi}$ , co-scheduling an application a with a set of applications  $C_{a}$  might result in a *lower* memory access time of application a than it is achieved when executing a stand-alone, i.e.  $t_{C_{a},\iota_{Fi}} < t_{a,\iota_{Fi}}$  and  $\pi_{C_{a},\iota_{Fi}} < 0$ . This statement seems to be a paradox, as any application  $c_{a} \in C_{a}$  can only *displace* an address key of a from the LRU stack, but *never fetch* any data of a to a cache or a TLB, as application a

| ρ        | sim<br>astar@{hmmer | $\mu_{\},\iota_{F_i}} = \mu$ | $\mathcal{D}_{C_{a,j},\iota_{\mathit{F}i}}^{\mathrm{sim}}$ V | with $a =$  | = astar an | d $C_{a,j}$ | = {hmmer                   | $\{:\}; \ \psi =$ | 2     |
|----------|---------------------|------------------------------|--------------------------------------------------------------|-------------|------------|-------------|----------------------------|-------------------|-------|
| Ranking: | (j)                 | 2                            | 3                                                            | 4           | 5          | 6           | 7                          | 8                 | 9     |
| astar    | {hmmer}             | {povray}                     | {h264ref}                                                    | $\{gcc\}$   | {bzip2}    | {mcf}       | {gobmk}                    | $\{ milc \}$      | {lbm} |
|          | (2.3)               | 2.4                          | 2.7                                                          | 23.0        | 33.9       | 65.3        | 95.2                       | 101.6             | 134.7 |
|          | $\pi_{astar@{hm}}$  | $mer$ , $\iota_{Fi}$         | $=\pi_{C_{a,j},\iota_F}$                                     | $_{i}$ with | a = astar  | and $C_{a}$ | $a_{i,j} = \{\text{hmi}\}$ | mer}; $\psi$      | =2    |

**Figure 19:** Ranking of actual penalties  $\pi_{C_a, \iota_{F_i}}$  for  $a = \text{astar and } \psi = 2$ .

does not share any data with any application  $c_a \in C_a$  (cf. 'Limitations' in section 1.3). Simulating execution intervals with the MCCCSim simulator [Zwick et al., 2009a], however, I observed the following: There are cases where a co-scheduled application  $c_a \in C_a$ displaces an address translation of a from the shared L1 TLB. Although this introduces an L1 TLB miss penalty to a, it also results in a better LRU stack position for this address translation in the L2 TLB. This better LRU stack position, in turn, might result in an L2 TLB hit of an address translation of a at a later time, while the same address translation might result in an L2 TLB miss if application a is executed stand-alone, due to an unfavorable TLB 2 LRU stack position.

Figure 20 shows the MCCCSim setup I apply to calculate  $t_{a,\iota_{Fi}}$  and  $t_{C_a,\iota_{Fi}}$ . Note that the L2 cache is shared among L1 data caches only; L1 instruction caches and TLBs do not have access to the L2 cache in order to improve observability of L2 cache contention and exclude as many side effects as possible from my simulation. Therefore, L1 and L2 data caches also incorporate virtual addresses only and address translation (MMU, memory management unit) is performed on L2 data cache misses only.

Figure 21 shows the parameterization of the MCCCSim simulator.

In order to make my evaluation reproducible, I introduce algorithm 13 that formally specifies the way MCCCSim determines  $t_{a,\iota_{Fi}}$  and  $t_{C_a,\iota_{Fi}}$  from a given set of memory reference tuples  $M_{a,\iota_{Fi}}$  and  $M_{C_a,\iota_{Fi}}$ ,  $C_a \in \mathbf{C}_a^{\psi}$ . In order to calculate  $t_{a,\iota_{Fi}}$ , algorithm 13 has to be executed with  $A' = \{a\}$ , which implies  $\psi = 1$ ; then, variable  $t_{a,\iota_{Fi}}$  in algorithm 13 corresponds to the time application a spends on memory references when executing interval  $\iota_{Fi}$ . To calculate  $t_{C_a,\iota_{Fi}}$ , however, algorithm 13 has to be executed applying  $A' = \{a\} \cup C_a$ . Then, variable  $t_{a,\iota_{Fi}}$  in algorithm 13 represents execution time under cache sharing for each application  $\in A'$ , depending on the selection of a in lines 38 to 45.



Figure 20: Setup of the MCCCSim simulator.

| Parameter     | L1 data<br>cache          | L2 data<br>cache         | L1<br>TLB                 | L2TLB                    | MEM<br>(Memory)           | SSD (Solid<br>State Disk)  |
|---------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|----------------------------|
| Size          | 32 kB                     | 2  MB                    | 48 entries                | 512 entries              | ~                         | ∞                          |
| Line Size     | 128 Byte                  | 128 Byte                 | -                         | -                        | -                         | -                          |
| Associativity | 2                         | 8                        | -                         | -                        | -                         | -                          |
| Hit Time      | $t^{\rm L1C} = 1{\rm ns}$ | $t^{\rm L2C} = 10\rm ns$ | $t^{\rm L1T} = 1{\rm ns}$ | $t^{\rm L2T} = 10\rm ns$ | -                         | -                          |
| On Miss       | L2 data<br>cache access   | L1 TLB &<br>MEM access   | L2 TLB<br>access          | MEM access (page table)  | SSD access                | -                          |
| Access Time   | -                         | -                        | -                         | -                        | $t^{\rm Mem} = 100\rm ns$ | $t^{\rm Disk}=0.1{\rm ms}$ |
| Replacement   | LRU                       | LRU                      | LRU                       | LRU                      | -                         | -                          |

Figure 21: MCCCSim setup parameters.

In algorithm 13, I apply symbols and notations as follows.

- A' is the set of applications that are executed in parallel on the architecture presented in figure 20. Note that each application  $\in A'$  is executed on a separate core and the number of cores equals the number of applications, i.e.  $\psi = |A'|$ .
- $\zeta^{\text{L1C,S}} = \left\{ \zeta^{\text{L1C,S}}_{a_1}, \dots \zeta^{\text{L1C,S}}_{a_{\psi}} \right\}$  is a set of sets of stacks where each
- $\zeta_{a_i}^{\text{L1C},S} \in \zeta^{\text{L1C},S}$  is the set of stacks that holds tag RAM information for the processor core executing application  $a_i \in A'$ .
- $\zeta_{a_i,s}^{\text{L1C},S} \in \zeta_{a_i}^{\text{L1C},S} = \{\zeta_{a_i,1}^{\text{L1C},S}, \dots, \zeta_{a_i,|S^{\text{L1C}}|}^{\text{L1C},S}\}$  is the stack of capacity  $\alpha^{\text{L1C}}$  that holds tag RAM information for cache set  $s \in \{1, 2, \dots, |S^{\text{L1C}}|\}$  of the processor core that executes application  $a_i$ , where
- $\alpha^{L1C} = 2$  is the associativity of the L1 data caches (cf. figure 21), and
- $|S^{L1C}| = 32 k/(2 \cdot 128) = 128$  is the number of cache sets of each L1 data cache.
- $\zeta^{L2C,S} = \{\zeta_1^{L2C,S}, \dots, \zeta_{|S^{L2C}|}^{L2C,S}\}$  is the set of stacks that holds tag RAM information for the shared L2 cache, where each
- $\zeta_s^{\text{L2C},S} \in \zeta^{\text{L2C},S}$  is of capacity  $\alpha^{\text{L2C}}$ .
- $\alpha^{\text{L2C}} = 8$  is the associativity of the shared L2 cache (cf. figure 21).
- $|S^{L2C}| = 2 M/(8 \cdot 128) = 2048$  is the number of cache sets of the L2 cache.
- $\zeta^{\text{L1T}}$  is the stack of capacity  $K^{\text{L1T}}$  that holds L1 TLB tags, where
- $K^{\text{L1T}}$  is 48 (cf. figure 21).
- $\zeta^{L2T}$  is the stack of capacity  $K^{L2T}$  that holds L2 TLB tags, where
- $K^{L2T}$  is 512 (cf. figure 21).
- $\zeta^{\text{Mem}}$  is the stack of capacity  $\psi \cdot 2^{|m|-ld(|\varpi|)}$  that holds the set of unique page addresses that the applications in A' reference, where
- |m| = 32 is the word length of a memory address in bits, and
- $|\varpi| = 2^{12} = 4$  k is the page size in byte.
- $\varpi_a(m)$  is the operation that transforms a memory reference m of application a into a page address. I assume a byte addressed memory architecture and define  $\varpi_a(m) = (m \mod |\varpi|) + h(a) \cdot 2^{|m| - ld(|\varpi|)}$ , where  $h(a) \in \{1, 2, \dots, \psi\}$  is the

operation that returns a unique hash for each  $a \in A'$ . Therefore,  $\forall_{a_i, a_j \in A'} : a_i \neq a_j \Rightarrow \nexists_{m_i, m_j} : \varpi_{a_i}(m_i) = \varpi_{a_j}(m_j)$ . Generally,  $\forall_{a \in A', \lceil ld(\psi) \rceil < ld(|\varpi|)} : \varpi_a(m) \ge 0$ .

- $\varsigma^{\text{L1C}}(m)$  is the operation that extracts the *set* address for the L1 caches from a memory reference m. Given way size |w| = 32 k/2 = 16 k byte and line size  $|\lambda| = 128$  byte (cf. figure 21), then  $\varsigma^{\text{L1C}}(m) = ((m/|\lambda|) \mod (|w|/|\lambda|)) + 1 =$  $((m/128) \mod 128) + 1$ . Note that  $1 \leq \varsigma^{\text{L1C}}(m) \leq |S^{\text{L1C}}|$ .
- $\varsigma^{L2C}(m)$  is the operation that extracts the *set* address for the L2 cache from a memory reference m. Given way size |w| = 2 M/8 = 256 k byte and line size  $|\lambda| = 128$  byte (cf. figure 21), then  $\varsigma^{L2C}(m) = ((m/|\lambda|) \mod (w/|\lambda|)) + 1 = ((m/128) \mod 2048) + 1$ . Note that  $1 \leq \varsigma^{L2C}(m) \leq |S^{L2C}|$ .
- $\kappa^{\text{L1C}}(m)$  is the operation that extracts the key part of a memory address m for the L1 caches. Given a cache of way size |w|, then  $\kappa^{\text{L1C}}(m) = m/|w| = m/16$  k. Generally,  $\kappa(m) \ge 0$ .
- $\kappa_a^{\text{L2C}}(m)$  is the operation that extracts the *key* part of a memory address *m* of an application *a* for the shared L2 cache. Given a cache of way size |w|, then  $\kappa_a^{\text{L2C}}(m) = m/|w| + h(a) \cdot 2^{|\lambda| \cdot \alpha^{\text{L2C}} \cdot |S^{\text{L2C}}|}; h(a) \in \{1, 2, \dots, \psi\}$  is the operation that returns a unique hash for each  $a \in A'$ . Therefore,  $\forall_{a_i, a_j \in A'} : a_i \neq a_j \Rightarrow \nexists_{m_i, m_j} :$  $\kappa_{a_i}^{\text{L2C}}(m_i) = \kappa_{a_j}^{\text{L2C}}(m_j).$  Generally,  $\kappa_a^{\text{L2C}}(m) \ge 0.$
- $t^{\text{L1C}}$ ,  $t^{\text{L2C}}$ ,  $t^{\text{L1T}}$ ,  $t^{\text{L2T}}$ ,  $t^{\text{Mem}}$ , and  $t^{\text{Disk}}$  refer to hit/access times shown in figure 21.

Further, I define boolean variable

• tlb = true,

and a conditional value

• 'a op b ? c : d' as follows: If a op b is true, then the value of the whole expression is c. Otherwise, it is d. Operator op stands for any operator that returns a boolean value, e.g. compare operator =, operators <,  $\geq$ , etc.

Algorithm 13 Calculating execution time with MCCCSim.

1: for  $i \leftarrow 1$  to  $|\iota_F|$  do 2: # — — Init time and address index – 3: for all a in A' do 4:  $t_{a,\iota_{F_i}} \leftarrow 0$ 5: $j_a \leftarrow 0$ 6: end for 7:if i = 1 then 8: # —— Reset L1 cache – 9: for all a in A' do 10: for  $s \leftarrow 1$  to  $|S^{\text{L1C}}|$  do 11: for  $\delta \leftarrow 1$  to  $\alpha^{\text{L1C}}$  do 12: $\zeta_{a,s}^{\text{L1C},S}(\delta) \leftarrow -1$ 13:end for 14:end for 15:end for 16:# ———— Reset shared L2 cache – 17:for  $s \leftarrow 1$  to  $|S^{L2C}|$  do 18: for  $\delta \leftarrow 1$  to  $\alpha^{\text{L2C}}$  do 19: $\zeta_s^{\text{L2C},S}(\delta) \leftarrow -1$ 20: end for 21: end for 22:# ——— Reset L1 TLB ——— 23:for  $\delta \leftarrow 1$  to  $K^{\text{L1T}}$  do 24: $\zeta^{\text{L1T}}(\delta) \leftarrow -1$ 25:26: end for 27:for  $\delta \leftarrow 1$  to  $K^{\text{L2T}}$  do 28: $\zeta^{\text{L2T}}(\delta) \leftarrow -1$ 29:end for 30:

# —— Reset Memory — 31:for  $\delta \leftarrow 1$  to  $\psi \cdot 2^{|m| - ld(|\varpi|)}$  do 32:  $\zeta^{\mathrm{Mem}}(\delta) \leftarrow -1$ 33: end for 34: 35: end if 36:while true do 37: 38:  $p \leftarrow 1.0$ 39: for all a' in A' do 40: if  $(|M_{a', \iota_{E_i}}| = 0 ? 1.0 : j_{a'}/|M_{a', \iota_{E_i}}|) < p$  then 41:  $a \leftarrow a'$ 42:  $p \leftarrow j_{a'}/|M_{a',\iota_{F_i}}|$ 43: end if 44: end for 45: **break** if p = 1.0 # process next interval  $\iota_{Fi+1}$ 46: 47:  $s \leftarrow \varsigma^{\text{L1C}}(m_{a,\iota_{F_i},j_a})$ 48:  $\delta \leftarrow \zeta_{a,s}^{\text{L1C},S} \{ \kappa^{\text{L1C}}(m_{a,\iota_{\text{F}\,i},j_a}) \}$ 49:  $\delta' \leftarrow \delta > \alpha^{\text{L1C}}$  ?  $\alpha^{\text{L1C}} : \delta$ 50: while  $\delta' > 1$  do 51:  $\zeta_{a,s}^{\text{L1C},S}(\delta') \leftarrow \zeta_{a,s}^{\text{L1C},S}(\delta'-1)$ 52: $\delta' \leftarrow \delta' - 1$ 53:end while 54: $\zeta_{a,s}^{\text{L1C},S}(1) \leftarrow \kappa^{\text{L1C}}(m_{a,\iota_Fi,j_a})$ 55: if  $\delta \leq \alpha^{\text{L1C}}$  then 56: # \_\_\_\_\_ L1 Hit \_\_\_\_\_ 57:  $t_{a,\iota_{F_i}} \leftarrow t_{a,\iota_{F_i}} + t^{\text{L1C}}$ 58: 59: else

| 60:                                                                                                                                                                                              | $\#$ — L1 miss $\Rightarrow$ L2 access (shared) —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 61:                                                                                                                                                                                              | $s \leftarrow \varsigma^{\text{L2C}}(m_{a,\iota_{F}i,j_a})$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 62:                                                                                                                                                                                              | $\delta \leftarrow \zeta_s^{\text{L2C},S} \{ \kappa_a^{\text{L2C}}(m_{a,\iota_{Fi},j_a}) \}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 63:                                                                                                                                                                                              | $\delta' \leftarrow \delta > \alpha^{\text{L2C}}$ ? $\alpha^{\text{L2C}} : \delta$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 64:                                                                                                                                                                                              | while $\delta' > 1$ do                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 65:                                                                                                                                                                                              | $\zeta_s^{\text{L2C},S}(\delta') \leftarrow \zeta_s^{\text{L2C},S}(\delta'-1)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 66:                                                                                                                                                                                              | $\delta' \leftarrow \delta' - 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 67:                                                                                                                                                                                              | end while                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 68:                                                                                                                                                                                              | $\zeta_s^{\text{L2C},S}(1) \leftarrow \kappa_a^{\text{L2C}}(m_{a,\iota_Fi,j_a})$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 69:                                                                                                                                                                                              | $\mathbf{if} \ \delta \leq \alpha^{\mathrm{L2C}} \ \mathbf{then}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 70:                                                                                                                                                                                              | # - L2 hit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 71:                                                                                                                                                                                              | $t_{a,\iota_{Fi}} \leftarrow t_{a,\iota_{Fi}} + t^{\text{L2C}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 72:                                                                                                                                                                                              | else                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 73:                                                                                                                                                                                              | # ————————————————————————————————————                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 74:                                                                                                                                                                                              | ${\bf if} \ tlb={\bf true} \ {\bf then}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 75:                                                                                                                                                                                              | # ————————————————————————————————————                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 75:<br>76:                                                                                                                                                                                       | $\# - L1 \text{ TLB access} - \delta \leftarrow \zeta^{\text{L1T}} \{ \varpi_a(m_{a,\iota_F i, j_a}) \}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 75:<br>76:<br>77:                                                                                                                                                                                | $# - L1 \text{ TLB access} - \delta \leftarrow \zeta^{\text{L1T}} \{ \varpi_a(m_{a,\iota_{Fi},j_a}) \}$ $\delta' \leftarrow \delta > K^{\text{L1T}} ? K^{\text{L1T}} : \delta$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 75:<br>76:<br>77:<br>78:                                                                                                                                                                         | $ \begin{array}{l} \# & \text{L1 TLB access} & \\ \delta \leftarrow \zeta^{\text{L1T}} \{ \varpi_a(m_{a,\iota_{Fi},j_a}) \} \\ \delta' \leftarrow \delta > K^{\text{L1T}} ? K^{\text{L1T}} : \delta \\ \text{while } \delta' > 1 \text{ do} \end{array} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <ul> <li>75:</li> <li>76:</li> <li>77:</li> <li>78:</li> <li>79:</li> </ul>                                                                                                                      | $ \begin{array}{l} \# & \text{L1 TLB access} & \\ \delta \leftarrow \zeta^{\text{L1T}} \{ \varpi_a(m_{a,\iota_{Fi},j_a}) \} \\ \delta' \leftarrow \delta > K^{\text{L1T}} ? K^{\text{L1T}} : \delta \\ \text{while } \delta' > 1 \text{ do} \\ \zeta^{\text{L1T}}(\delta') \leftarrow \zeta^{\text{L1T}}(\delta' - 1) \end{array} $                                                                                                                                                                                                                                                                                                                                                                                                                 |
| <ul> <li>75:</li> <li>76:</li> <li>77:</li> <li>78:</li> <li>79:</li> <li>80:</li> </ul>                                                                                                         | $ \# - L1 \text{ TLB access} - \delta \leftarrow \zeta^{\text{L1T}} \{ \varpi_a(m_{a,\iota_{Fi},j_a}) \} \\ \delta' \leftarrow \delta > K^{\text{L1T}} ? K^{\text{L1T}} : \delta $ while $\delta' > 1$ do $ \zeta^{\text{L1T}}(\delta') \leftarrow \zeta^{\text{L1T}}(\delta' - 1) \\ \delta' \leftarrow \delta' - 1 $                                                                                                                                                                                                                                                                                                                                                                                                                              |
| <ul> <li>75:</li> <li>76:</li> <li>77:</li> <li>78:</li> <li>79:</li> <li>80:</li> <li>81:</li> </ul>                                                                                            | $\begin{split} \# & \longrightarrow \text{L1 TLB access} & \longrightarrow \\ \delta &\leftarrow \zeta^{\text{L1T}} \{ \varpi_a(m_{a,\iota_{Fi},j_a}) \} \\ \delta' &\leftarrow \delta > K^{\text{L1T}} ? K^{\text{L1T}} : \delta \\ \text{while } \delta' > 1 \text{ do} \\ \zeta^{\text{L1T}}(\delta') &\leftarrow \zeta^{\text{L1T}}(\delta'-1) \\ \delta' &\leftarrow \delta'-1 \\ \text{end while} \end{split}$                                                                                                                                                                                                                                                                                                                                |
| <ul> <li>75:</li> <li>76:</li> <li>77:</li> <li>78:</li> <li>79:</li> <li>80:</li> <li>81:</li> <li>82:</li> </ul>                                                                               | $ \# - L1 \text{ TLB access} - \\ \delta \leftarrow \zeta^{\text{L1T}} \{ \varpi_a(m_{a,\iota_{Fi},j_a}) \} \\ \delta' \leftarrow \delta > K^{\text{L1T}} ? K^{\text{L1T}} : \delta \\ \text{while } \delta' > 1 \text{ do} \\ \zeta^{\text{L1T}}(\delta') \leftarrow \zeta^{\text{L1T}}(\delta' - 1) \\ \delta' \leftarrow \delta' - 1 \\ \text{end while} \\ \zeta^{\text{L1T}}(1) \leftarrow \varpi_a(m_{a,\iota_{Fi},j_a}) $                                                                                                                                                                                                                                                                                                                    |
| <ol> <li>75:</li> <li>76:</li> <li>77:</li> <li>78:</li> <li>79:</li> <li>80:</li> <li>81:</li> <li>82:</li> <li>83:</li> </ol>                                                                  | $\begin{split} \# & \longrightarrow \text{L1 TLB access} & \longrightarrow \\ \delta \leftarrow \zeta^{\text{L1T}} \{ \varpi_a(m_{a,\iota_{Fi},j_a}) \} \\ \delta' \leftarrow \delta > K^{\text{L1T}} ? K^{\text{L1T}} : \delta \\ \text{while } \delta' > 1 \text{ do} \\ \zeta^{\text{L1T}}(\delta') \leftarrow \zeta^{\text{L1T}}(\delta' - 1) \\ \delta' \leftarrow \delta' - 1 \\ \text{end while} \\ \zeta^{\text{L1T}}(1) \leftarrow \varpi_a(m_{a,\iota_{Fi},j_a}) \\ \text{if } \delta \leq K^{\text{L1T}} \text{ then} \end{split}$                                                                                                                                                                                                       |
| <ul> <li>75:</li> <li>76:</li> <li>77:</li> <li>78:</li> <li>79:</li> <li>80:</li> <li>81:</li> <li>82:</li> <li>83:</li> <li>84:</li> </ul>                                                     | $\begin{split} \# & \text{L1 TLB access}\\ \delta &\leftarrow \zeta^{\text{L1T}} \{ \varpi_a(m_{a,\iota_{Fi},j_a}) \}\\ \delta' &\leftarrow \delta > K^{\text{L1T}} ? K^{\text{L1T}} : \delta \\ \text{while } \delta' > 1 \text{ do} \\ \zeta^{\text{L1T}}(\delta') &\leftarrow \zeta^{\text{L1T}}(\delta' - 1)\\ \delta' &\leftarrow \delta' - 1 \\ \text{end while} \\ \zeta^{\text{L1T}}(1) &\leftarrow \varpi_a(m_{a,\iota_{Fi},j_a}) \\ \text{if } \delta &\leq K^{\text{L1T}} \text{ then} \\ \# \text{L1 TLB hit } \end{split}$                                                                                                                                                                                                             |
| <ul> <li>75:</li> <li>76:</li> <li>77:</li> <li>78:</li> <li>79:</li> <li>80:</li> <li>81:</li> <li>82:</li> <li>83:</li> <li>84:</li> <li>85:</li> </ul>                                        | $\begin{split} \# & \longrightarrow \text{L1 TLB access} & \longrightarrow \\ \delta \leftarrow \zeta^{\text{L1T}} \{ \varpi_a(m_{a,\iota_{Fi},j_a}) \} \\ \delta' \leftarrow \delta > K^{\text{L1T}} ? K^{\text{L1T}} : \delta \\ \text{while } \delta' > 1 \text{ do} \\ \zeta^{\text{L1T}}(\delta') \leftarrow \zeta^{\text{L1T}}(\delta' - 1) \\ \delta' \leftarrow \delta' - 1 \\ \text{end while} \\ \zeta^{\text{L1T}}(1) \leftarrow \varpi_a(m_{a,\iota_{Fi},j_a}) \\ \text{if } \delta \leq K^{\text{L1T}} \text{ then} \\ \# & \longrightarrow \text{L1 TLB hit} \\ \# & \longrightarrow \text{L1 TLB hit} \\ t_{a,\iota_{Fi}} \leftarrow t_{a,\iota_{Fi}} + t^{\text{L1T}} \end{split}$                                                  |
| <ul> <li>75:</li> <li>76:</li> <li>77:</li> <li>78:</li> <li>79:</li> <li>80:</li> <li>81:</li> <li>82:</li> <li>83:</li> <li>84:</li> <li>85:</li> <li>86:</li> </ul>                           | $\begin{split} \# & \longrightarrow \text{L1 TLB access} & \longrightarrow \\ \delta \leftarrow \zeta^{\text{L1T}} \{ \varpi_a(m_{a,\iota_{Fi},j_a}) \} \\ \delta' \leftarrow \delta > K^{\text{L1T}} ? K^{\text{L1T}} : \delta \\ \text{while } \delta' > 1 \text{ do} \\ \zeta^{\text{L1T}}(\delta') \leftarrow \zeta^{\text{L1T}}(\delta' - 1) \\ \delta' \leftarrow \delta' - 1 \\ \text{end while} \\ \zeta^{\text{L1T}}(1) \leftarrow \varpi_a(m_{a,\iota_{Fi},j_a}) \\ \text{if } \delta \le K^{\text{L1T}} \text{ then} \\ & \# \longrightarrow \text{L1 TLB hit} \longrightarrow \\ t_{a,\iota_{Fi}} \leftarrow t_{a,\iota_{Fi}} + t^{\text{L1T}} \\ \text{else} \end{split}$                                                              |
| <ul> <li>75:</li> <li>76:</li> <li>77:</li> <li>78:</li> <li>79:</li> <li>80:</li> <li>81:</li> <li>82:</li> <li>83:</li> <li>84:</li> <li>85:</li> <li>86:</li> <li>87:</li> </ul>              | $\begin{split} \# & \text{L1 TLB access} \\ \delta \leftarrow \zeta^{\text{L1T}} \{ \varpi_a(m_{a,\iota_{Fi},j_a}) \} \\ \delta' \leftarrow \delta > K^{\text{L1T}} ? K^{\text{L1T}} : \delta \\ \text{while } \delta' > 1 \text{ do} \\ \zeta^{\text{L1T}}(\delta') \leftarrow \zeta^{\text{L1T}}(\delta' - 1) \\ \delta' \leftarrow \delta' - 1 \\ \text{end while} \\ \zeta^{\text{L1T}}(1) \leftarrow \varpi_a(m_{a,\iota_{Fi},j_a}) \\ \text{if } \delta \le K^{\text{L1T}} \text{ then} \\ & \# \text{L1 TLB hit} \\ t_{a,\iota_{Fi}} \leftarrow t_{a,\iota_{Fi}} + t^{\text{L1T}} \\ \text{else} \\ & \# \text{L1 TLB miss} \Rightarrow \text{L2 TLB access} \end{split}$                                                                    |
| <ul> <li>75:</li> <li>76:</li> <li>77:</li> <li>78:</li> <li>79:</li> <li>80:</li> <li>81:</li> <li>82:</li> <li>83:</li> <li>84:</li> <li>85:</li> <li>86:</li> <li>87:</li> <li>88:</li> </ul> | $\begin{split} \# & \text{L1 TLB access}\\ \delta \leftarrow \zeta^{\text{L1T}} \{ \varpi_a(m_{a,\iota_Fi,j_a}) \}\\ \delta' \leftarrow \delta > K^{\text{L1T}} ? K^{\text{L1T}} : \delta\\ \textbf{while } \delta' > 1 \textbf{ do}\\ \zeta^{\text{L1T}}(\delta') \leftarrow \zeta^{\text{L1T}}(\delta' - 1)\\ \delta' \leftarrow \delta' - 1\\ \textbf{end while}\\ \zeta^{\text{L1T}}(1) \leftarrow \varpi_a(m_{a,\iota_Fi,j_a})\\ \textbf{if } \delta \leq K^{\text{L1T}} \textbf{ then}\\ & \# \text{L1 TLB hit}\\ t_{a,\iota_Fi} \leftarrow t_{a,\iota_Fi} + t^{\text{L1T}}\\ \textbf{else}\\ & \# \text{L1 TLB miss} \Rightarrow \text{L2 TLB access}\\ \delta \leftarrow \zeta^{\text{L2T}} \{ \varpi_a(m_{a,\iota_Fi,j_a}) \} \end{split}$ |

| 90:  | while $\delta' > 1$ do                                                                            |
|------|---------------------------------------------------------------------------------------------------|
| 91:  | $\zeta^{\text{L2T}}(\delta') \leftarrow \zeta^{\text{L2T}}(\delta' - 1)$                          |
| 92:  | $\delta' \leftarrow \delta' - 1$                                                                  |
| 93:  | end while                                                                                         |
| 94:  | $\zeta^{\text{L2T}}(1) \leftarrow \varpi_a(m_{a,\iota_Fi,j_a})$                                   |
| 95:  | $\mathbf{if}  \delta \leq K^{\text{L2T}}  \mathbf{then}$                                          |
| 96:  | # ————————————————————————————————————                                                            |
| 97:  | $t_{a,\iota_{Fi}} \leftarrow t_{a,\iota_{Fi}} + t^{\text{L1T}} + t^{\text{L2T}}$                  |
| 98:  | else                                                                                              |
| 99:  | # — L2 TLB miss $\Rightarrow$ Read page address from memory — L1T L2T Mem                         |
| 100: | $t_{a,\iota_{Fi}} \leftarrow t_{a,\iota_{Fi}} + t^{\text{LTT}} + t^{\text{LTT}} + t^{\text{Mem}}$ |
| 101: | end if                                                                                            |
| 102: | end if                                                                                            |
| 103: | end if                                                                                            |
| 104: | # ————————————————————————————————————                                                            |
| 105: | $\delta \leftarrow \zeta^{\text{Mem}}\{\varpi_a(m_{a,\iota_Fi,j_a})\}$                            |
| 106: | $\mathbf{if}  \delta \leq \psi \cdot 2^{ m  - ld( \varpi )}  \mathbf{then}$                       |
| 107: | # ————————————————————————————————————                                                            |
| 108: | $t_{a,\iota_{\mathit{F}i}} \leftarrow t_{a,\iota_{\mathit{F}i}} + t^{\operatorname{Mem}}$         |
| 109: | else                                                                                              |
| 110: | # ————————————————————————————————————                                                            |
| 111: | $\zeta^{\text{Mem}}(\zeta^{\text{Mem}}\{-1\}) \leftarrow \varpi_a(m_{a,\iota_{Fi},j_a})$          |
| 112: | $t_{a,\iota_{Fi}} \leftarrow t_{a,\iota_{Fi}} + t^{\text{Mem}} + t^{\text{Disk}}$                 |
| 113: | end if                                                                                            |
| 114: | end if                                                                                            |
| 115: | end if                                                                                            |
| 116: | $j_a \leftarrow j_a + 1$                                                                          |
| 117: | end while                                                                                         |
| 118: | end for                                                                                           |

## **3.2 General Ranking Performance**

In this section, I evaluate the cache contention prediction techniques presented in chapter 2 by means of so-called *general ranking performance*. As general ranking performance, I define the ability of a cache contention prediction method to rank candidate co-schedules  $C_a \in \mathbf{C}_a^{\psi} = \{C_{a,1}^{\psi}, C_{a,2}^{\psi}, \dots\}$  of an application a by the contention they introduce to a.

## NMRD - Normalized Mean Ranking Difference

NMRD (normalized mean ranking difference) is one of the evaluation functions (13) referenced in figure 17. The NMRD evaluation function calculates the normalized mean ranking difference by comparing rankings  $\rho_{C_a, \iota_{F_i}}^{\text{pred}}$  that are estimated by a prediction method (cf. equation 70) to actual rankings  $\rho_{C_a, \iota_{F_i}}^{\text{sim}}$  (cf. equation 71) determined by MCCCSim. Given both  $\rho_{C_a, \iota_{F_i}}^{\text{pred}}$  and  $\rho_{C_a, \iota_{F_i}}^{\text{sim}}$  for all  $C_a \in \mathbf{C}_a^{\psi} = \mathfrak{C}(A \setminus \{a\}, \psi - 1)$ , I calculate differences

$$\Delta \rho_{C_a, \iota_{F_i}} = \left| \rho_{C_a, \iota_{F_i}}^{\text{pred}} - \rho_{C_a, \iota_{F_i}}^{\text{sim}} \right| \tag{72}$$

between predicted and actual ranking positions for each  $C_a \in \mathbf{C}_a^{\psi}$ . Then, I add all  $\Delta \rho_{C_a, \iota_{Fi}}$ and divide it by  $|\mathbf{C}_a^{\psi}|$  to calculate so-called mean ranking difference MRD, i.e. the number of positions that predicted rankings differ from actual rankings on average:

$$MRD_{\mathbf{C}_{a}^{\psi},\iota_{F_{i}}} = \frac{1}{|\mathbf{C}_{a}^{\psi}|} \sum_{C_{a} \in \mathbf{C}_{a}^{\psi}} \Delta \rho_{C_{a},\iota_{F_{i}}}$$
(73)

As an example, figure 22 shows how MRD is calculated for  $\psi = 2$  and a = astar. As you might suggest, the MRD value depends on the number of candidate co-schedules  $|\mathbf{C}_a^{\psi}|$ , rendering it difficult to compare MRD values of various  $\psi$  to one another. To overcome this, I normalize MRD values by the maximum MRD value possible.

Without proof, I specify that the maximum MRD value can be observed at co-schedule rankings presented in figure 23 a) for an even number of co-schedules, and in figure 23 b) for an odd number of co-schedules. With this assumption, maximum MRD calculates as follows:

$$MRD_{\mathbf{C}_{a}^{\psi}}^{\max} = \frac{\left\lceil \frac{|\mathbf{C}_{a}^{\psi}|}{2} \right\rceil \cdot \left\lfloor \frac{|\mathbf{C}_{a}^{\psi}|}{2} \right\rfloor \cdot 2}{|\mathbf{C}_{a}^{\psi}|}$$
(74)


Figure 22: Determination of the MRD mean ranking distance value.



Figure 23: Determination of the maximum MRD mean ranking distance value for a) an even number of candidate co-schedules, and b) an odd number of candidate co-schedules. Identical co-schedules in both simulated and predicted rankings are indicated by connecting lines.

In equation 74, term  $\left\lceil \frac{|\mathbf{C}_{a}^{\psi}|}{2} \right\rceil$  refers to the differences and  $\left\lfloor \frac{|\mathbf{C}_{a}^{\psi}|}{2} \right\rfloor \cdot 2$  to the number of occurrences of these differences. For  $\psi \in \boldsymbol{\psi} = \{2, 4, 8\}$ ,  $MRD_{\mathbf{C}_{a}^{\psi}}^{\max}$  calculates to

•  $\psi = 2 \Rightarrow |\mathbf{C}_a^{\psi}| = 9 \Rightarrow MRD_{\mathbf{C}_a^{\psi}}^{\max} = 4.44,$ •  $\psi = 4 \Rightarrow |\mathbf{C}_a^{\psi}| = 84 \Rightarrow MRD_{\mathbf{C}_a^{\psi}}^{\max} = 42,$ •  $\psi = 8 \Rightarrow |\mathbf{C}_a^{\psi}| = 36 \Rightarrow MRD_{\mathbf{C}_a^{\psi}}^{\max} = 18.$ 

Note that I verified  $MRD^{\max}$  for  $\psi = 2$  by simulation. For  $\psi = 4$  and  $\psi = 8$  however, simulation would be too time consuming due to the high number of permutations (36! and 84! respectively) that would have to be calculated and analyzed.

Given the maximum MRD value, I perform normalization on MRD according to

$$NMRD_{\mathbf{C}_{a}^{\psi},\iota_{Fi}} = \frac{MRD_{\mathbf{C}_{a}^{\psi}}}{MRD_{\mathbf{C}_{a}^{\psi}}^{\max}} = \frac{\sum_{C_{a}\in\mathbf{C}_{a}^{\psi}}\Delta\rho_{C_{a},\iota_{Fi}}}{\left\lceil \frac{|\mathbf{C}_{a}^{\psi}|}{2} \right\rceil \cdot \left\lfloor \frac{|\mathbf{C}_{a}^{\psi}|}{2} \right\rfloor \cdot 2}.$$
(75)

Up to now, I only presented the way I calculate the normalized mean ranking difference for one application a and one interval  $\iota_{Fi}$ . To get an overall normalized mean ranking difference that can be applied to evaluate cache contention prediction techniques, I average ranking distances  $\Delta \rho_{Ca,\iota_{Fi}}$  over all applications  $a \in A$ , over all possible candidate coschedules  $C_a \in \mathbf{C}_a^{\psi} = \mathbf{C}(A \setminus \{a\}, \psi - 1)$  for each such a, and over all intervals  $\iota_{Fi} \in \iota_F$ . I calculate  $NMRD(\psi, F)$  for a given number of parallel processor cores  $\psi$  and a given window size F according to

$$NMRD(\psi, F) = \frac{1}{|A|} \cdot \sum_{a \in A} \frac{1}{|\iota_F|} \cdot \sum_{\iota_F i \in \iota_F} NMRD_{\mathbf{C}_a^{\psi}, \iota_F i}$$

$$= \frac{1}{|A|} \cdot \sum_{a \in A} \frac{1}{|\iota_F|} \cdot \sum_{\iota_F i \in \iota_F} \frac{\sum_{C_a \in \mathbf{C}_a^{\psi}} \Delta \rho_{C_a, \iota_F i}}{\left\lceil \frac{|\mathbf{C}_a^{\psi}|}{2} \right\rceil \cdot \left\lfloor \frac{|\mathbf{C}_a^{\psi}|}{2} \right\rfloor \cdot 2}.$$
(76)

Figure 24 shows the results of my evaluation calculating  $NMRD(\psi, F)$  for the number of parallel processor cores  $\psi \in \psi = \{2, 4, 8\}$  and interval sizes  $F \in F = \{2^{20}, 2^{21}, 2^{22}, 2^{23}, 2^{24}, 2^{25}, 2^{26}, 2^{27}, 2^{28}, 2^{29}\}$  instructions. Note that the results presented in figure 24 are



4

16

32 64

2

Interval width [million instr.]:

Prob

Figure 24: NMRD performance of cache contention prediction methods for  $\psi \in \psi$  =  $\{2,4,8\}$  processor cores and interval sizes  $F \in F = \{2^{20}, 2^{21}, 2^{22}, 2^{23}, 2^{24}, 2^{25}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}$  $2^{27}, 2^{28}, 2^{29}$  instructions, averaged over all intervals  $\iota_{Fi} \in \iota_F$  and all applications  $a \in A = \{astar, bzip2, gcc, gobmk, h264ref, hmmer, lbm, mcf, milc and povray\}.$ 

■ 128 ■ 256 ■ 512

averaged over all  $|A| \cdot {\binom{|A|-1}{\psi-1}} \cdot \frac{2^{29}}{F}$  combinations. For example, bars in figure 24 that depict NMRD for an interval width of  $F = 2^{20}$  instructions and  $\psi = 4$  processor cores are averaged over  $10 \cdot {\binom{9}{3}} \cdot 512 = 430080$  values each. For an example of the *distribution* of NMRD values, see section 'Distributions' in the appendix. Note that a comprehensive collection of distributions is presented in [Zwick, 2010a]. In the following, I discuss figure 24.

#### Good scalability regarding the number of cores $\psi$

At first sight, the three columns in figure 24 that represent NMRD performance for  $\psi = 2, 4$  or 8 processor cores sharing the L2 cache look quite similar. Although there are differences, methods that perform 'good' (low NMRD values) when predicting contention for a given number of processor cores  $\psi$  do not suddenly perform 'bad' (high NMRD values) for different  $\psi$  and vice versa. For example, the *Activity vector* based methods as well as the *FOA* methods show poor prediction accuracy for all  $\psi \in \psi = \{2, 4, 8\}$ ; on the contrary, the *Prob* method, methods that rely on cache misses as predictor (e.g. *Misses, Pain (..., misses), DMiss*), as well as methods that are based on the number of different keys that map to the same cache set (*Diff*) show good prediction accuracy for all  $\psi \in \psi$ . This means that all methods generally show *good scalability* regarding the number of processor cores.

Note that I chose the maximum number of processor cores  $\psi = 8$  in order to match associativity  $\alpha$  of the L2 data cache: In *per-cache-set* stack distance histograms  $H_{a, \ell_f i, 8}^{sd, S}$ , entries  $1 \dots \alpha$  often incorporate none or just a single entry being different from 0 (cf. figure 43 in the appendix). As a consequence, there is only little cache interference if  $\psi = 2$ . For  $\psi = 8$ , however, cache sets get filled up to a much larger extent and threads interfere much more than for  $\psi = 2$ . Therefore, values of  $\psi \in \{2, 4, 8\}$  cover a broad range of cache interference and allow for a more thoroughly evaluation of cache contention prediction methods than it has been performed in the past. Such an evaluation seems to be important, as Chen and Aamodt reported that the *Prob* method "becomes inaccurate for systems with a large number of threads, particularly once the number of threads sharing a cache approaches or exceeds the associativity of the cache" [Chen and Aamodt, 2009], and I wanted to investigate this statement for other methods than the *Prob* method as well. According to my results, however, neither the *Prob* method, nor any other method shows a severe performance degradation in case that the number of processor cores approaches associativity  $\alpha$ . Note, however, that for  $\psi = 2$  processor cores, as applied in [Chandra et al., 2005], my evaluation ranks accuracy of the *FOA* (one), *SDC* (one) and *Prob* techniques just the way as it has been reported by Chandra et al.: The *Prob* technique is the most accurate one, followed by *SDC* (one) and *FOA* (one).

#### Poor performance of access or hit based methods

As you can see from figure 24, methods that are primarily based on the number of cache accesses generally show poor prediction performance only (FOA, SDC, Activity vector, Pain (one), Pain (one, sens38), Pain (set) and DMax (..., acc, ...) methods). Note that expression 'primarily based on the number of cache accesses' also includes methods that are based on stand-alone cache hits or the distribution of entries in stack distance histograms, as  $H^{sd}_{a,\iota_{Fi}}(1) \approx \sum_{\delta=1}^{\alpha} H^{sd}_{a,\iota_{Fi}}(\delta) \approx \sum_{\delta=1}^{\alpha+1} H^{sd}_{a,\iota_{Fi}}(\delta)$  (cf. figures 41 and 42 in the appendix). Therefore, nearly all state-of-the-art cache contention prediction methods are actually based on the number of memory accesses, which is about the same as  $H^{sd}_{a,\iota_{F_i}}(1)$ . For example, the FOA method calculates an effective associativity  $\alpha'_{C_a,\iota_{F_i}}$  by relating the number of accesses of application a to the number of accesses of applications  $\{a\} \cup C_a$ . The recently proposed *Pain (one)* method ([Zhuravlev et al., 2010], [Fedorova et al., 2010]), that introduces the concept of application intensity and application sensitivity, relates intensity to the number of cache accesses (cf. equation 29), and sensitivity to stack distance histogram entries, weighted by their stack distance (cf. equation 28). Applying the weighted number of stack distance entries as sensitivity measure actually makes sense, as only a memory reference that is a hit on stand-alone execution can turn into a contention miss. However, due to the domination of  $H^{sd}_{a,\iota_{Fi}}(1)$  (cf. figures 41 and 42 in the appendix) scaling  $H^{sd}_{a,\iota_{F_i}}(\delta)$  linearly by  $\delta$  often does not have a big enough effect; therefore, sensitivity is still dominated by  $H^{sd}_{a, \iota_{F_i}}(1)$ , which does not seem to be a favorable selection for reasons discussed in section 2.6, i.e. Pain variation 'one, misses'. If you compare the results of Pain variation 'one' to those of Pain variation 'one, misses' in figure 24, my considerations in section 2.6 seem to prove true: The number of stand-alone cache misses definitely is a much better intensity measure than the total number of memory references, and values obtained from a combination of stack distance entries  $1 \dots \alpha$  or stack distance entries  $1 \dots \alpha + 1$  are often too strongly dominated by  $H^{sd}_{a,\iota_{Fi}}(1)$ .

#### Good performance of miss based and related methods

From figure 24 you can see that it is not only *Pain* variation 'one, misses' that shows good prediction performance, but all prediction methods that apply cache misses or a related measure as predictor in general: *Pain (..., misses)*, *Misses, Miss rate*, and *DMiss* all show comparable prediction performance — and it does not seem to be an easy task to significantly improve prediction performance of miss based methods.

Besides miss based methods, the *Diff* and the *Prob* methods show good prediction performance as well. Note that I actually introduced *Diff* variation 'one, two' as an improvement to *Diff* variation 'one' in order to 'exclude memory references that are referenced only once and therefore do contribute to cold misses only'. However, variation 'one, two' turns out not to be an improvement to variation 'one'; it has rather a degradational effect. Thinking it over, however, the simulation results indeed make sense: If you adopt the sensitivity/intensity model applied in the *Pain* method, cold misses do not contribute to the sensitivity part, but they do contribute to the intensity part. The intensity part, however, seems to be the significant part, as *Pain (one, misses)* and *Misses (one)* show exactly the same shape for all window sizes F and all number of cores  $\psi \in \{2, 4, 8\}$ . The high domination of the intensity part further points out when comparing the results of Pain (one, misses) to those of Pain (one, sens38, misses): Both variations show almost the same performance, although the sensitivity applied in both variations varies by multiple orders of magnitude. Contrary, the difference in performance between *Pain (one)* and Pain (one, sens38) is much larger, in particular for small window sizes F and a high number of processor cores.

Regarding miss based and related methods, you can observe that there is a significant performance degradation if the number of cores and the interval width limits the number of memory references included in the prediction, as it is the case for  $\psi = 2$  and low values of F. Regarding  $\psi = 2$  only, a reason for this observation might be that predictors are generally calculated on a per-interval basis, i.e. they incorporate address information from a single interval  $\iota_{Fi}$  only, while the actual memory access time determined by MCCC- Sim incorporates effects from all previously executed intervals; and the longer the interval width, the more memory references occur, which renders the error small. Arguing this way, however, the same effect would have to occur for  $\psi = 4$  and  $\psi = 8$ , which is not the case. A more reasonable explanation for this behavior might be a method's *sensitivity* to cache contention: Generally, a small interval width and a low number of processor cores will introduce less cache contention than a large interval width and a high number of processor cores. This statement seems to be obvious, as a larger interval width increases the probability that co-scheduled applications provide memory access patterns that displace LRU stack entries. Similarly, a higher number of processor cores  $\psi$  introduces more co-scheduled applications that compete for a cache of constant size. If there is only a small amount of cache contention introduced, a prediction method has to be very sensitive to differentiate between cases where cache contention actually turns into additional cache misses, and where not. As figure 24 suggests, most methods perform better if contention is more obvious, and degrade in performance if cache contention is low.

But the main reason might be as follows: A stand-alone cache miss implies that an address key is pushed onto the LRU stack. To predict cache contention exploiting this observation, a key that is pushed onto the LRU stack actually has to replace an LRU stack entry that has to be re-fetched later on. If  $\psi$  and F are small, it is less likely that pushing a key onto the LRU stack actually replaces an entry that has to be re-fetched. For higher values of F, this probability increases, but not linearly: If you assume that an application awill reference  $\varkappa_{a,\iota_{F_i}}$  different cache lines in an interval of size F, then a will, on average, reference much less than  $n \cdot \varkappa_{a,\iota_{F'_i}}$  different cache lines in intervals of width  $F' = n \cdot F$ . However, the number of different cache lines per set that are accessed increases linearly with the number of applications  $\psi$  that concurrently access the cache (assuming low spatial locality and comparable applications), if the applications do not share any data, what is assumed. If the number of applications  $\psi$  results in enough references to different cache lines to fill up the LRU stack, then every stand-alone cache miss will displace an already fetched entry from the LRU stack and a contention miss occurs if the displaced key is re-fetched.

#### Per-cache-set calculation not beneficial

Analyzing figure 24 reveals that predicting cache contention on a per-cache-set-basis does not have the big positive effect one might expect: While some methods benefit from percache-set based prediction, like the SDC method for example, others do not show any significant performance change or even show performance degradation, as it is the case for the FOA method. Figure 25 qualitatively summarizes figure 24 regarding performance gain achieved by per-cache-set calculation. I apply '+' to indicate a positive and '-' to indicate a negative effect on NMRD performance; '=' means that there is no significant effect.

| Compared Methods/Variations                                             | Access or<br>Miss based | Gain |
|-------------------------------------------------------------------------|-------------------------|------|
| FOA (one) $\leftrightarrow$ FOA (set)                                   | Access                  | _    |
| SDC (one) $\leftrightarrow$ SDC (set)                                   | Access                  | +    |
| Pain (one) $\leftrightarrow$ Pain (set)                                 | Access                  | +    |
| Pain (one, misses) $\leftrightarrow$ Pain (set, misses)                 | Miss                    | =    |
| Pain (one, sens38, misses) $\leftrightarrow$ Pain (set, sens38, misses) | Miss                    | =    |
| Activity (superset) $\leftrightarrow$ Activity (set)                    | Access                  | _    |
| $DMax \text{ (one)} \leftrightarrow DMax \text{ (one, set)}$            | n/a                     | +    |
| DMiss (one, sens38) $\leftrightarrow$ DMiss (set, sens38)               | Miss                    | =    |

Figure 25: Qualitative evaluation of prediction on per-cache-set basis.

Applying per-cache-set prediction, methods that predict cache contention primarily by the number of cache accesses or by the number of cache hits respectively, achieve either a performance gain, or they suffer a degradation. But even those access/hit based methods that benefit from per-cache-set calculation do not even approach the performance of miss based methods. Methods that rely on the number of cache misses to predict cache contention, however, do not show any significant change in performance when calculated per cache set; the only significant effect is an increased execution time (cf. section 3.4). Therefore, per-cache-set prediction does not seem to be a reasonable approach, which might be caused by a limited amount of spatial locality available in applications A.

Note that I classify Pain variation 'one, misses' to rely rather on cache misses than on cache accesses, although the number of cache accesses in  $\chi_{a,\iota_{Fi}}^{sens}$  exceeds the number of cache misses  $H_{a,\iota_{Fi}}^{sd}(\alpha + 1)$  by several orders of magnitude. However, if you compare the results of Pain (one, misses) to the results of Pain (one) and Misses (one) (cf. figure 24), you can see that it is the *misses* and not the number of accesses that causes prediction results.

Similarly, I classify the Activity vector method to be access based rather than miss based. Although the Activity vector method relies on both the number of accesses and the number of misses, its performance suggests that the number of accesses is the dominating factor: The Activity vector method rather performs like the FOA method than like the Misses method, which might be caused by an improper selection of  $\Omega_F^{miss}$ .

## Limited gain of masking

In figure 26, I qualitatively summarize the results presented in figure 24 regarding masking performance, i.e. gain in NMRD performance when selecting only those cache sets  $s \in S$  with  $\sum_{a' \in \{a\} \cup C_a} \delta^{max,S}_{a', \iota_{F_i}, s} > \alpha$ .

Figure 26 shows that masking has quite different effects on the various methods/variations: While four methods benefit from masking, one method does not show any significant performance change, while two other methods even show a performance degradation. Interestingly, there seems to be a correlation between masking performance and the exploited resource the corresponding prediction technique is primarily based on: Methods that *benefit* from masking primarily rely on the number of memory *accesses* as predictor, while methods that degrade in performance when applying masking are based on the number of cache *misses* or a related measure. Note that I classify the Activity vector method to be an access based method, as I already did in the previous section.

| Compared Methods/Variations                                                                                                      | Access or<br>Miss based | Gain |
|----------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|
| FOA (set) $\leftrightarrow$ FOA (set, mask)                                                                                      | Access                  | +    |
| Width (one) $\leftrightarrow$ Width (set, mask)                                                                                  | Access                  | +    |
| $Misses (one) \leftrightarrow Misses (set, mask)$                                                                                | Miss                    | _    |
| Activity (set) $\leftrightarrow$ Activity (set, mask)                                                                            | Access                  | +    |
| $\mathrm{DMax}\;(\mathrm{one},\mathrm{set}) \leftrightarrow \mathrm{DMax}\;(\mathrm{set},\mathrm{mask})$                         | n/a                     | =    |
| $\mathrm{DMax}\;(\mathrm{one},\mathrm{set},\mathrm{acc})\leftrightarrow\mathrm{DMax}\;(\mathrm{set},\mathrm{acc},\mathrm{mask})$ | rather Access           | +    |
| Diff (one) $\leftrightarrow$ Diff (set, mask)                                                                                    | rather Miss             | _    |

Figure 26: Qualitative evaluation of masking performance shown in figure 24.

If a method primarily relies on the number of misses, its predictor is related to  $H^{sd}(\alpha+1)$ . But masking does not consider  $H^{sd}(\alpha+1)$ , but  $H^{sd}(1...\alpha)$ . If a method relies on the number of accesses, it applies the whole stack distance histogram  $H^{sd}(1...\alpha+1)$  for prediction. However, as  $\sum_{\delta=1}^{\alpha} H^{sd}(\delta) \gg H^{sd}(\alpha+1)$ , such methods are actually based on the number of *hits*. If a method predicts cache contention primarily by the number of hits, masking will generally have a positive influence on the prediction, as it masks out those cases in which stand-alone cache hits are not able to displace a stand-alone cache hit from the LRU stack.

In a nutshell: Masking has high potential to improve NMRD performance of cache contention prediction methods that primarily apply the number of cache hits/accesses as predictor. However, such prediction methods generally show poor prediction performance and the effect of masking is not big enough to make those methods a serious competitor to miss based methods. Applied on miss based methods, however, masking has a rather degrading effect and cannot be recommended.

Further note that a higher number of processor cores reduces the effect of masking (cf. figure 24), as a high number of applications that are executed in parallel introduce additional references to each cache set, which reduces the number of cache sets that get masked.

#### Weighting stack distance entries

Giving more weight to stack distance entries with higher values of  $\delta$  than to those with lower values of  $\delta$  achieves varying results. There is a definite performance gain in some cases: Pain (one)  $\leftrightarrow$  Pain (one, sens38); DMax (set, acc, mask)  $\leftrightarrow$  DMax (set, exp, acc, mask). But there are also many cases that show both a performance gain and a performance degradation, depending on the interval width F and the number of processor cores  $\psi$ : Width (set, mask)  $\leftrightarrow$  Width (set, mask, exp delta); Pain (one, misses)  $\leftrightarrow$  Pain (one, sens38, misses); Pain (set, misses)  $\leftrightarrow$  Pain (set, sens38, misses); DMiss (one)  $\leftrightarrow$ DMiss (one, sens38). For small interval sizes and a small number of processor cores, giving more weight to stack distance entries with higher  $\delta$  and less weight to those with lower  $\delta$  seems to be a good choice.

#### Wider stack distance histograms

Comparing SDC (one) to SDC (lru set group) suggests that performance of the SDC method can slightly be improved by increasing the number of stack distance histogram entries from  $\alpha$  (+1) to a larger value  $\alpha \cdot |G|$  (+1), partitioning the cache set into |G| groups and tracking LRU information of group accesses. However, the obtained gain is focused on cases with a higher number of cores (e.g.  $\psi \in \{4, 8\}$ ) only and is rather small. In some cases of  $\psi$  and F, however, performance slightly degrades.

#### Infinite LRU stack

Comparing DMax (one, set) to DMax (one, set, inf), performance degradation of DMax (one, set) for higher values of  $\psi$  and higher values of F obviously originates from the limited capacity of the LRU stack: For high  $\psi$  and especially for high F, many elements that have already been fetched to LRU stacks get displaced; as  $\delta_{a,\iota_Fi,s}^{max,S}$  is limited to  $\alpha$  for DMax variation 'one, set', values of  $\delta_{a,\iota_Fi,s}^{max,S} > \alpha$  cannot be distinguished and prediction performance degrades. If  $\delta_{a,\iota_Fi,s}^{max,S}$ , however, is calculated applying an LRU stack of infinite size, then  $\delta_{a,\iota_Fi,s}^{max,S}$  is not limited to  $\alpha$  and values of  $\delta_{a,\iota_Fi,s}^{max,S}$  beyond  $\alpha$  can be distinguished, achieving acceptable prediction performance.

#### TLB effects

With figures 27 and 28 on the next doublepage, I show that effects from memory address translation, such as TLB misses, hardly have any impact on NMRD performance. Figure 27 is identical to figure 24 and represents NMRD performance in case that algorithm 13 is executed with tlb = true, i.e. ground truth reference includes TLB backed memory address translation, as it is common in processor systems. Figure 28 represents NMRD performance in case that algorithm 13 is executed with tlb = true and the reference includes TLB backed memory address translation, as it is common in processor systems. Figure 28 represents NMRD performance in case that algorithm 13 is executed with tlb = true, which corresponds to a processor architecture that does *not* incorporate address translation and therefore cannot suffer from additional effects introduced from TLB misses. As both figures are almost identical, additional TLB misses do not seem to have any significant effect on prediction performance, not even if  $\psi = 8$ , when TLBs are shared amongst many applications.

#### Comparing results to others

Given  $\psi = 2$ , as it is the case in [Chandra et al., 2005], figure 24 shows that the Prob method performs much better than the SDC (one) method, and SDC (one) outperforms FOA (one). These results exactly match Chandra et al.'s observations.

Chen and Aamondt's observation, however, that the Prob method becomes inaccurate if the number of threads approaches associativity  $\alpha$  cannot be affirmed. According to figure 24, NMRD performance of the Prob method is nearly independent of  $\psi$  and the minor differences that can be observed indicate a rather *better* performance for higher  $\psi$  than for lower  $\psi$ . For  $\psi \in \{4, 8\}$ , the Prob method turns out to be the best cache contention prediction technique regarding NMRD accuracy.

In [Fedorova et al., 2010] however, the authors demonstrate that Pain (one) achieves better performance than the Miss rate method, and that the Miss rate method outperforms the SDC method. The authors perform their evaluation applying a *real hardware* system and explain poor SDC performance by the assumption that "contention for the shared cache [...] is not the main cause of performance degradation experienced by competing applications on multicore systems. Contention for other shared resources, such as the front-side bus, prefetching resources and the memory controller are the dominant causes for performance degradation" [Fedorova et al., 2010]. In my evaluation, however, the SDC method shows same poor performance as presented in [Fedorova et al., 2010]. Note, however, that the MCCCSim simulator I apply as ground truth reference does *not* model contention effects on busses, prefetching resources and memory controller. As a consequence, poor performance of the SDC method cannot be explained by contention of other resources than caches. Anyway, contention regarding the front-side bus and the memory controller should be highly correlated to last level cache contention, as only those references can contend for the bus that turn out to be contention misses at all.

According to my evaluation and the discussion regarding hit/access based vs. miss based methods in previous sections, the SDC method seems to achieve poor performance due to its addiction to cache *hits/accesses* as predictor. And I already demonstrated that this is an inappropriate way to predict cache contention due to high temporal program locality that can be observed from the high concentration of stack distance histograms.

So, the poor performance of the SDC method can be explained, just as the excellent applicability of stand-alone cache misses or cache miss rates to predict cache contention. Given the MCCCSim simulator as ground truth measure, however, I cannot reproduce the good prediction results of Pain (one) that have been presented in [Fedorova et al., 2010]. And I cannot explain why Pain (one) should achieve good prediction results at all, as it primarily relies on the number of cache hits/accesses as predictor. Applying cache misses as measure of intensity, however, dramatically improves performance of the Pain method — and it seems to be obvious that the number of cache accesses is an inappropriate intensity measure. Possibly, the apparent performance difference between Pain (one) in this thesis and the Pain method presented in [Fedorova et al., 2010] are caused by different distributions of memory references of the applied applications.



Figure 27: NMRD performance as presented in figure 24, i.e. with *address translation enabled* in the MCCCSim simulator, considering additional penalties from TLB misses.



4 ■ 32

64

Interval width [million instr.]:

Figure 28: NMRD performance if effects from address translation, such as TLB misses, are not considered.

#### MP - Mean Penalty

While NMRD evaluates cache contention prediction techniques regarding the difference between predicted and actual ranking positions of a set of candidate co-schedules, the MP (mean penalty) measure performs its evaluation regarding the *time* predicted rankings are off actual rankings. Figure 29 presents the key principle of the *MP* evaluation function for a = astar and co-schedules  $\mathbf{C}_a = \{\{\text{bzip}\}, \{\text{gcc}\}, \{\text{gobmk}\}, \{\text{h264ref}\}, \{\text{hmmer}\}, \{\text{lbm}\}, \{\text{mcf}\}, \{\text{milc}\}, \{\text{povray}\}\}.$ 



Figure 29: Principal idea of the MP (Mean Penalty) method applied to evaluate cache contention prediction techniques.

As you can see from figure 29, I calculate, for each candidate co-schedule  $C_a \in \mathbf{C}_a$ , the difference between *actual* penalty  $\pi_{C_a,\iota_{Fi}}$ , e.g. (a), and the penalty at predicted ranking position  $\rho_{C_a,\iota_{Fi}}^{\text{pred}}$ , e.g. (b). Then, differences are averaged (c). Let  $\pi_{\mathbf{C}_{a,\iota_{Fi}}} = (\pi_{C_{a,1},\iota_{Fi}}, \pi_{C_{a,2},\iota_{Fi}}, \dots)$  be the tuple of sorted penalties as presented in figure 17, part (D) and part (D) Generation of Ground Truth Reference' of section 3.1; let  $\pi_{\mathbf{C}_{a,\iota_{Fi}}}(\rho)$  be the operation that returns penalty  $\pi_{C_{a,j},\iota_{Fi}}$  stored at ranking position  $\rho$ . Given  $\pi_{\mathbf{C}_{a,\iota_{Fi}}}$ ,  $\rho_{C_{a,\iota_{Fi}}}^{\text{pred}}$ , and  $\rho_{C_{a,\iota_{Fi}}}^{\text{sim}}$ , I calculate penalty differences

$$\Delta \pi_{C_{a},\iota_{F_{i}}} = \left| \boldsymbol{\pi}_{\mathbf{C}_{a,\iota_{F_{i}}}}(\rho_{C_{a},\iota_{F_{i}}}^{\mathrm{sim}}) - \boldsymbol{\pi}_{\mathbf{C}_{a,\iota_{F_{i}}}}(\rho_{C_{a},\iota_{F_{i}}}^{\mathrm{pred}}) \right|$$
(77)

for all  $a \in A$ , all  $\psi \in \psi$ , all  $C_a \in \mathbf{C}_a^{\psi} = \mathfrak{C}(A \setminus \{a\}, \psi - 1)$ , all  $F \in \mathbf{F}$ , and all  $\iota_{Fi} \in \iota_F$ .

Then, I calculate mean penalty  $MP(\psi, F)$  by

$$MP(\psi, F) = \frac{1}{F} \frac{1}{|\iota_F|} \sum_{\iota_F i \in \iota_F} \frac{1}{|A|} \cdot \sum_{a \in A} \frac{1}{|\mathbf{C}_a^{\psi}|} \sum_{C_a \in \mathbf{C}_a^{\psi}} \Delta \pi_{C_a, \iota_F i}.$$
 (78)

Note that I apply  $\frac{1}{F}$  in order to normalize MP to 'penalty per instruction'. This way, values of  $MP(\psi, F)$  can be plotted side by side in the same diagram for all  $F \in F$  without suffering a reduced resolution.

Besides the idea that MP represents time and NMRD represents ranking positions, there is a further aspect to evaluate prediction performance by mean penalty MP: In the NMRD method, ranking positions are evaluated as if they were equipollent, since the NMRD method only evaluates differences in ranking positions, what actually is a good measure to get an idea of the average performance of a prediction method. However, as you can see from figure 29, ranking positions relate to penalties that heavily differ from each other: If a prediction method, for example, gets all but the *first* two ranking positions in figure 29 right, the overall penalty would be  $|2.3 - 2.4| + |2.4 - 2.3| = 0.2 \ \mu s$ . If, however, all but the *last* two ranking positions were predicted correctly, overall penalty would be  $|101.6 - 134.7| + |134.7 - 101.6| = 66.2 \ \mu s$ .

Figure 31 presents my evaluation results regarding *MP* performance for the methods introduced in chapter 2, measured in picoseconds per instruction (ps/instr.). Comparing MP performance to NMRD performance (figure 30), you will realize that evaluation results regarding MP performance are very similar to the already discussed NMRD performance results; therefore, the same observations and findings that have been discussed in the previous section apply for this section as well. Relative performance *difference* between well and poor performing methods, however, seems to be a bit larger for MP based evaluation than for NMRD based evaluation.

Also when applying the time based MP evaluation function, miss based cache contention prediction methods perform superior compared to methods that rely on stand-alone cache hits or the total number of memory references as predictor. The Prob method turns out to be the most accurate prediction method for larger values of  $\psi$ .



Figure 30: *NMRD* performance of cache contention prediction methods; figure is identical to figure 24.



4

16

32 64

Interval width [million instr.]:

Prob

Figure 31: MP performance of cache contention prediction methods for  $\psi \in \psi$  =  $\{2,4,8\}$  processor cores and interval sizes  $F \in F = \{2^{20}, 2^{21}, 2^{22}, 2^{23}, 2^{24}, 2^{25}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}, 2^{26}$  $2^{27}$ ,  $2^{28}$ ,  $2^{29}$  instructions, averaged over all intervals  $\iota_{Fi} \in \iota_F$  and all applications  $a \in A = \{astar, bzip2, gcc, gobmk, h264ref, hmmer, lbm, mcf, milc and povray\}.$ 

■ 128 ■ 256 ■ 512

#### **Big Picture**

Most state-of-the-art cache contention prediction methods rely on memory reuse patterns, i.e. the distribution of elements in a stack distance histogram, to perform cache contention prediction. In most cases, state-of-the-art prediction method apply (the distribution of) elements  $1 \dots a$  ssociativity  $\alpha$ , i.e. the stand-alone cache *hits*, or the sum of all elements  $1 \dots \alpha + 1$ , i.e. the *total number of cache accesses*, to perform a prediction. Single element  $\alpha + 1$  of stack distance histograms, i.e. the number of cache *misses*, is rarely used. The motivation is that "if a thread hardly ever reuses its cached data – as would be the case with a video-streaming application that touches that data only once – it will not suffer from contention even if it brings lots of data into the cache" [Fedorova et al., 2010]. This means that the number of cache misses has not been regarded as a measure for cache contention, as a stand-alone cache miss cannot turn into a contention misse: It already is a miss. It has been argued that only stand-alone cache *hits* can turn into contention misses; therefore, it is primarily stand-alone cache hits that have been applied as a measure of cache contention in the past. [Chandra et al., 2005, Fedorova et al., 2010]

But there is one point that has generally been ignored: Stack distance histograms are primarily dominated by entries  $H_{a,t_{f_i}}^{sd}(1)$ , and  $H_{a,t_{f_i}}^{sd}(1) \approx \sum_{\delta=1}^{\alpha} H_{a,t_{f_i}}^{sd}(\delta) \approx \sum_{\delta=1}^{\alpha+1} H_{a,t_{f_i}}^{sd}(\delta)$ for most applications a (cf. section 'Stack Distance Histograms' in the appendix). Therefore, state-of-the-art methods primarily rely on  $H_{a,t_{f_i}}^{sd}(1)$  to perform their prediction. But this is the worst choice they actually can make: Given an application a and a set of co-scheduled applications  $C_a$ , then those methods primarily base on estimating the probability to make entries  $H_{a,t_{f_i}}^{sd}(1)$  become misses; and they estimate it by entries  $H_{a',t_{f_i}}^{sd}(1)$ for all  $a' \in C_a$ . In order to turn an entry  $H_{a,t_{f_i}}^{sd}(1)$  into a miss, however, the applications in  $C_a$  have to perform many accesses to different cache lines of the same cache set; this is unlikely, however, as applications primarily access cache lines with  $\delta = 1$ , i.e. they nearly always reference the cache line that has just been referenced before; and references to such lines are generally hits, and are therefore not suddenly pushed onto the LRU stack to displace an already fetched entry. But it even gets worse: In order to replace an LRU stack entry of a, the accesses of the applications in  $C_a$  also have to be performed between two references of a to the same cache line. This means that the probability to replace a cache line of *a* from the LRU stack is high, if there is much time between two references of *a* to the same cache line, and low, if *a* references the same cache line with every memory access. However,  $H^{sd}_{a,\iota_{Fi}}(1) \approx \sum_{\delta=1}^{\alpha} H^{sd}_{a,\iota_{Fi}}(\delta) \approx \sum_{\delta=1}^{\alpha+1} H^{sd}_{a,\iota_{Fi}}(\delta)$  directly implies the last point: If almost all accesses of *a* are performed with distance  $\delta = 1$ , then there is actually no time for other applications to replace those entries.

Further,  $H_{a',\iota_{Fi}}^{sd}(1)$ ,  $\sum_{\delta=1}^{\alpha} H_{a',\iota_{Fi}}^{sd}(\delta)$  and  $\sum_{\delta=1}^{\alpha+1} H_{a',\iota_{Fi}}^{sd}(\delta)$  all have similar values for all  $a' \in A$ : They differ by a maximum factor of 2. Compared to a factor of up to about 1300 that can be observed regarding the number of stand-alone cache misses, i.e.  $H_{a',\iota_{Fi}}^{sd}(\alpha+1)$ ,  $a' \in A$ , there seems to be no significant variance in the number of stand-alone cache hits or cache accesses.

A much better predictor for cache contention is the number of *cache misses*, i.e. stack distance entries with  $\delta = \alpha + 1$ . First, there is much variance in these data, regarding the applications  $a' \in A$ . Secondly, each reference to an entry in  $H^{sd}_{a,\iota_{F_i}}$  definitely pushes a new address key onto the LRU stack. This means that there will definitely be a displacement, if the LRU stack is already full (very likely for high values of F and  $\psi$ ).

Although stand-alone cache misses cannot be turned into contention misses, they cause stand-alone hits of other applications to turn into contention misses.

This makes the Pain method also a good choice, if you apply misses rather than cache accesses as intensity measure; further, applying stack distance histogram entries  $3...\alpha$  rather than  $1...\alpha$  as sensitivity measure can slightly increase performance.

The Prob method shows best NMRD performance in many cases. But it is quite complex, as you can see from the timing and the cost-gain analysis performed in the following sections.

In the past, stand-alone cache misses have gained only limited attention predicting cache contention. In [Knauerhase et al., 2008], the autors focused on improving operating system scheduling decisions in order to reduce interference of processes that share a last level cache. They applied the number of last level cache misses per cycle as a predictor for cache contention. Note that the applied misses per cycle were not stand-alone misses, but misses measured with performance counters when already *sharing* the last level cache. To predict cache contention for an interval  $\iota_{Fi}$ , Knauerhase et al. applied cache misses that were measured under *cache sharing* in interval  $\iota_{Fi-1}$ . Fedorova et al. refer to Knauerhase et al.'s work and investigate cache contention prediction applying cache miss rates as predictor; they discover that "cache-miss rate turned out to be an excellent predictor for contention for the memory controller, prefetching hardware and the front-side bus" [Fedorova et al., 2010].

Fedorova et al. find the good performance of the misses method very surprising: "Who could have imagined that the best way to approximate the *Pain* metric would be to use the LLC miss rate?" [Fedorova et al., 2010]

The high concentration of stack distance histograms, however, i.e. the dominating effect of  $H^{sd}_{a,\iota_{Fi}}(1)$  can explain this observation.

# **3.3 Best-Selection Performance**

In this section, I present two evaluation functions (cf. (13) in figure 17) to evaluate prediction methods regarding their ability to select the co-schedule  $C_a$  from a given set of candidate co-schedules  $\mathbf{C}_a = \{C_{a,1}, C_{a,2}, \dots\}$  that minimizes cache contention for a given application a.

#### **PPBAB** - Penalty Predicted Best vs. Actual Best

The *PPBAB* (Penalty Predicted Best vs. Actual Best) evaluation function determines the amount of time cache contention penalty of the *actual* best co-schedule differs from the penalty of a co-schedule that is *predicted* to achieve the least penalty, as it is exemplarily shown in figure 32.

Given an application a, the set of all candidate co-schedules of a for a given number of processor cores  $\psi$ , i.e.  $\mathbf{C}_{a}^{\psi} = \mathbf{\mathfrak{C}}(A \setminus \{a\}, \psi - 1)$ , and an interval size F, I calculate penalty difference  $\Delta \pi_{\mathbf{C}_{a}, \iota_{Fi}}^{\text{PPBAB}}$  for interval  $\iota_{Fi}$  according to

$$\Delta \pi^{\text{PPBAB}}_{\mathbf{C}^{\psi}_{a}, \iota_{Fi}} = \left| \boldsymbol{\pi}_{\mathbf{C}^{\psi}_{a}, \iota_{Fi}}(1) - \sum_{C_{a} \in \mathbf{C}^{\psi}_{a} \mid \rho^{\text{pred}}_{C_{a}, \iota_{Fi}} = 1} \boldsymbol{\pi}_{\mathbf{C}^{\psi}_{a}, \iota_{Fi}}(\rho^{\text{sim}}_{C_{a}, \iota_{Fi}}) \right|.$$
(79)

Note that I apply the sum in equation 79 just to select the candidate co-schedule that is predicted to minimize cache contention; there is no addition performed.

Given  $\Delta \pi_{\mathbf{C}_a, \iota_{F_i}}^{\text{PPBAB}}$ , a number of processor cores  $\psi$ , and an interval size F, I calculate



**Figure 32:** Calculating penalty difference  $\Delta \pi_{\mathbf{C}_{a}^{\psi}, \iota_{F_{i}}}$  for the actual and the predicted best co-schedule.

 $PPBAB(\psi, F)$  by

$$PPBAB(\psi, F) = \frac{1}{F} \cdot \frac{1}{|\iota_F|} \sum_{\iota_{Fi} \in \iota_F} \frac{1}{|A|} \cdot \sum_{a \in A} \Delta \pi^{PPBAB}_{\mathbf{C}^{\psi}_a, \iota_{Fi}}.$$
(80)

As I did in the last section, I normalize PPBAB values to 'penalty per instruction'.

In figure 34, I present my evaluation regarding the PPBAB evaluation function. If you compare PPBAB results in figure 34 (logarithmic scale) to the MP results presented in figure 33 (linear scale), you will observe that an evaluation of the methods *in relation to one another* yields about the same results for the PPBAB evaluation function as it is the case for the MP evaluation function. There are, however, some minor differences, such as FOA (set) performs slightly better than FOA (one) for some F when  $\psi = 2$ . But such minor results are not discussed any further.

Note that the *range* of results for PPBAB is much larger than for MP, as MP results are averaged over all candidate co-schedules, while PPBAB results are not.

As it has been the case with the MP evaluation function, miss based methods perform far better than hit or access based prediction methods due to the high concentration of stack distance histograms (cf. section 'Stack Distance Histograms' in the appendix).



8

16 32

Figure 33: MP performance of cache contention prediction methods; figure is identical to figure 31.

#### Interval width [million instr.]: 1 □ 2 4



**Figure 34:** Evaluation of cache contention prediction methods applying the  $PPBAB(\psi, F)$  evaluation function for  $\psi \in \psi$  processor cores and interval sizes  $F \in F$ ; results are averaged over all intervals  $\iota_{Fi} \in \iota_F$  and all applications  $a \in A$ . Note the logarithmic scale.

### PPBRS - Penalty Predicted Best vs. Random Selection (Gain)

With the PPBRS (Penalty Predicted Best vs. Random Selection) evaluation function, I determine the performance *gain* (units of time) a cache contention prediction method can achieve: I compare the penalty of the co-schedule that a prediction technique selects as best co-schedule to the penalty achieved on average when chosing candidate co-schedules randomly. Although state-of-the-art schedulers operate according to specific rules and characteristics, I assume them to co-schedule applications randomly *with respect to cache contention*.

Figure 35 exemplarity shows the way the PPBRS method determines gain  $\Delta \pi_{\mathbf{C}_{a,\iota_{Fi}}^{\psi}}^{\text{PPBRS}}$ :



Figure 35: Calculation of gain, i.e. the difference between expected penalty and the penalty of the candidate co-schedule that is predicted to be the best co-schedule.

Given an application a, the set of all candidate co-schedules of a for a given number of processor cores  $\psi$ , i.e.  $\mathbf{C}_{a}^{\psi} = \mathbf{C}(A \setminus \{a\}, \psi - 1)$ , and an interval size F, I calculate penalty difference  $\Delta \pi_{\mathbf{C}_{a}^{\psi}, \iota_{Fi}}^{\text{PBRS}}$  for interval  $\iota_{Fi}$  by

$$\Delta \pi^{\text{PPBRS}}_{\mathbf{C}^{\psi}_{a},\iota_{Fi}} = \frac{1}{|\mathbf{C}^{\psi}_{a}|} \sum_{C_{a} \in \mathbf{C}^{\psi}_{a}} \pi_{\mathbf{C}^{\psi}_{a},\iota_{Fi}}(\rho^{\text{sim}}_{C_{a},\iota_{Fi}}) - \sum_{C_{a} \in \mathbf{C}^{\psi}_{a}} |\rho^{\text{pred}}_{C_{a},\iota_{Fi}} = 1 \pi_{\mathbf{C}^{\psi}_{a},\iota_{Fi}}(\rho^{\text{sim}}_{C_{a},\iota_{Fi}}).$$
(81)

Given  $\Delta \pi^{\text{PPBRS}}_{\mathbf{C}_a, \iota_{F_i}}$ , I calculate  $PPBRS(\psi, F)$  by

$$PPBRS(\psi, F) = \frac{1}{F} \cdot \frac{1}{|\iota_F|} \sum_{\iota_F i \in \iota_F} \frac{1}{|A|} \sum_{a \in A} \Delta \pi^{PPBRS}_{\mathbf{C}^{\psi}_a, \iota_F i}.$$
(82)

Figure 36 shows evaluation results for the PPBRS evaluation function. A positive value indicates that the corresponding prediction method performs better than selecting a co-schedule randomly; a negative value indicates that selecting co-schedules randomly achieves better results than applying the prediction method.



**Figure 36:** Evaluation of cache contention prediction techniques applying the  $PPBRS(\psi, F)$  evaluation function for  $\psi \in \psi$  processor cores and interval sizes  $F \in F$ ; results are averaged over all intervals  $\iota_{Fi} \in \iota_F$  and all applications  $a \in A$ .

# **3.4** Timing Performance (Cost)

Besides accuracy, *prediction time* is a fundamental quality measure for prediction methods and has to be considered in the evaluation: Applying cache contention prediction techniques in order to benefit from better co-schedules, even the best accuracy will be worthless if the time to perform a prediction (i.e. cost) is not acceptable.

In section 3.1, part (C) Calculation of Prediction Rankings', I already presented the way I determine  $\tau_{C_a}^{\text{user}}$ ,  $\tau_{C_a}^{\text{syst}}$  and  $\tau_{C_a}^{\text{elap}}$  for all intervals  $\iota_{Fi} \in \iota_F$  (cf. algorithm 12). Note that each  $\tau_{C_a}$  represents timing information for all  $|\iota_F|$  intervals, i.e.  $2^{29}$  instructions.

I determine execution times for each  $F \in F$  and each  $\psi \in \psi$ , as it is exemplarily shown in figure 37 for *FOA* (one) and the *Prob* method. See [Zwick, 2011] for the execution times of all methods presented in this thesis. In figure 37, 'U' depicts user time  $\tau^{\text{user}}(\psi, F)$ , 'S' depicts system time  $\tau^{\text{syst}}(\psi, F)$ , and 'E' represents elapsed time  $\tau^{\text{elap}}(\psi, F)$ . Note that the presented values are averaged over all applications  $a \in A$ ,  $C_a \in \mathbf{C}_a^{\psi} = \mathbf{C}(A \setminus \{a\}, \psi - 1)$  and all intervals  $\iota_{Fi} \in \iota_F$ . Hereby,  $\tau$  is calculated from  $\tau_{Ca}$  as it is exemplarily shown for  $\tau^{\text{elap}}$ :

$$\tau^{\text{elap}}(\psi, F) = \frac{1}{F} \cdot \frac{1}{|A|} \cdot \sum_{a \in A} \frac{1}{|\mathbf{C}_a^{\psi}|} \sum_{C_a \in \mathbf{C}_a^{\psi}} \tau_{C_a}^{\text{elap}}$$
(83)

User time  $\tau^{\text{user}}(\psi, F)$  and system time  $\tau^{\text{syst}}(\psi, F)$  calculate accordingly.

Figure 37 shows that, besides some measuring inaccuracies, higher values of window size F imply a higher execution time; for lower values of F, execution time is nearly constant. The reason for this behavior is as follows:

Predictions are performed *per interval*  $\iota_{Fi}$  (see algorithm 12). For  $F = 2^{29}$  (column '512 million instructions' in figure 37), there is only 1 set of predictors that has to be fetched from disk. Although most predictors are only some byte in size, the operating system has to fetch a full 4 k memory page from disk. The page then resides in memory and can be accessed much faster for subsequent references; however, in case  $F = 2^{29}$ , it is only accessed once, as only  $|\iota_F| = 1$  prediction is performed.

For  $\mathcal{F} = 2^{20}$  (column '1 million instructions' in figure 37), however, a single page fetch reads many predictors at the same time and makes them reside in main memory or even in the processor cache. As a consequence, predictors of subsequent intervals  $\iota_{Fi}$ , i > 1, can be accessed much faster; note that in case  $F = 2^{20}$ ,  $|\iota_F| = 512$  predictions are performed. If predictor size is small enough to make all  $|\iota_F|$  predictors fit a single page, then

- $F = 1 \Rightarrow$  average predictor access time is composed of  $\frac{1}{512}$  parts disk access time and  $\frac{511}{512}$  parts memory/cache access time, while
- $F = 512 \Rightarrow$  average predictor access time is composed of 1 disk access time only.

|                        | Type Window size [million instructions] |      |      |      |      |      |      |      |      |      |      |
|------------------------|-----------------------------------------|------|------|------|------|------|------|------|------|------|------|
|                        | [unit]                                  | 1    | 2    | 4    | 8    | 16   | 32   | 64   | 128  | 256  | 512  |
| FOA<br>(one, 2 cores)  | U $[\mu s]$                             | 5.95 | 5.96 | 6.02 | 6.01 | 6.23 | 6.47 | 7.09 | 8.31 | 10.6 | 14.3 |
|                        | S $[\mu s]$                             | 10.4 | 10.3 | 10.5 | 10.1 | 10.7 | 11.6 | 13.8 | 18.0 | 26.1 | 43.1 |
|                        | $E \ [\mu s]$                           | 16.9 | 16.9 | 17.3 | 17.0 | 19.4 | 23.7 | 30.8 | 47.3 | 77.7 | 125  |
| FOA<br>(one, 4 cores)  | U $[\mu s]$                             | 11.8 | 11.8 | 11.9 | 11.8 | 11.9 | 12.1 | 12.7 | 13.5 | 15.2 | 18.2 |
|                        | S $[\mu s]$                             | 21.0 | 20.7 | 20.7 | 19.8 | 20.0 | 20.9 | 22.7 | 26.0 | 32.9 | 45.4 |
|                        | $\mathbf{E} \ [\mu s]$                  | 33.1 | 32.8 | 32.9 | 31.8 | 32.1 | 33.6 | 36.9 | 40.1 | 49.1 | 65.2 |
| FOA<br>(one, 8 cores)  | U $[\mu s]$                             | 23.5 | 23.5 | 23.5 | 23.4 | 23.5 | 23.8 | 24.3 | 25.4 | 27.3 | 30.7 |
|                        | S $[\mu s]$                             | 41.8 | 41.5 | 41.3 | 39.5 | 39.7 | 40.9 | 43.5 | 48.5 | 58.0 | 77.4 |
|                        | $\mathbf{E} \ [\mu s]$                  | 65.5 | 65.6 | 65.6 | 63.2 | 63.4 | 65.2 | 68.8 | 74.7 | 86.8 | 110  |
| Prob<br>(one, 2 cores) | U $[\mu s]$                             | 30.8 | 30.8 | 30.8 | 30.7 | 30.8 | 31.0 | 31.5 | 32.7 | 34.8 | 38.5 |
|                        | S $[\mu s]$                             | 16.2 | 16.3 | 16.4 | 15.4 | 15.7 | 16.5 | 18.3 | 22.8 | 30.5 | 46.7 |
|                        | $\mathbf{E} \ [\mu s]$                  | 47.4 | 47.6 | 47.7 | 46.4 | 46.7 | 47.8 | 50.1 | 56.5 | 66.1 | 86.5 |
| Prob<br>(one, 4 cores) | U $[\mu s]$                             | 82.7 | 82.7 | 82.6 | 82.5 | 82.5 | 82.9 | 83.3 | 84.3 | 86.5 | 90.2 |
|                        | S $[\mu s]$                             | 32.9 | 32.7 | 32.5 | 30.9 | 31.1 | 32.2 | 34.9 | 40.1 | 50.5 | 70.5 |
|                        | $\mathbf{E} \ [\mu s]$                  | 119  | 118  | 117  | 116  | 115  | 116  | 120  | 126  | 140  | 162  |
| Prob<br>(one, 8 cores) | U $[\mu s]$                             | 187  | 187  | 187  | 186  | 186  | 187  | 187  | 189  | 192  | 196  |
|                        | S $[\mu s]$                             | 65.1 | 64.9 | 64.4 | 61.3 | 62.0 | 62.8 | 66.5 | 73.0 | 87.9 | 115  |
|                        | $E \ [\mu s]$                           | 255  | 254  | 253  | 252  | 253  | 252  | 259  | 264  | 284  | 318  |

Figure 37: Execution times (excerpt).

In order to

- make execution time reflect predictor access time linearly regarding its size (and not quantized to 4k, i.e. page size, steps),
- avoid the time necessary for calculations to be masked out by the time waiting for disk fetches, but still
- incorporate both *predictor access time* and the *time to calculate predictions from* predictors in the evaluation,

I choose  $\tau^{\text{elap}}(\psi, F)$  with F = 1 to represent the time a specific prediction methods applies to perform one prediction. Figure 38 summarizes the results. Note that the time to create predictors is not included, as it can be calculated offline in advance of the prediction. Figure 38 shows that the fastest methods take about  $8 \,\mu s$  per prediction in case  $\psi = 2$ . Note that predictions that are performed per-cache-set (variations 'set') do not take |S|times as long as variations that summarize all cache sets in a single predictor (variations 'one'); this is caused by paging and caching effects (see above). Therefore, computationally more intensive methods have a less favorable timing ratio of variations 'set' to 'one', e.g.

• 
$$\tau_{\text{SDC (set)}}^{\text{elap}}(\psi = 2, F = 1)$$
 :  $\tau_{\text{SDC (one)}}^{\text{elap}}(\psi = 2, F = 1) \approx 121$ 

$$\begin{split} \tau_{\mathrm{SDC}\ (\mathrm{set})}(\psi=2,F=1) &: \ \tau_{\mathrm{SDC}\ (\mathrm{one})}(\psi=2,F=1) \ \approx 121 \\ \tau_{\mathrm{DMiss\ (\mathrm{one,\ sens38})}}(\psi=2,F=1) \ : \ \tau_{\mathrm{DMiss\ (set,\ sens38)}}^{\mathrm{elap}}(\psi=2,F=1) \ \approx 8.5. \end{split}$$

Note that miss based methods such as Misses (one) do not only provide accurate prediction results, but also perform their predictions in a minimum amount of time. Contrarily, the *Prob* method, which showed, for many cases of  $\psi$  and F, even better prediction accuracy than miss based methods, takes much more time to perform a prediction.

#### Number of processor cores:

FOA (one) FOA (set) FOA (set, mask) SDC (one) SDC (set) SDC (lru set group) Prob Width (one) Width (set, mask) Width (set, mask, exp delta) Pain (one) Pain (one, sens38) Pain (one, misses) Pain (one, sens38, misses) Pain (set) Pain (set, misses) Pain (set, sens38, misses) Misses (one) Misses (set, mask) Miss rate Activity (superset) Activity (set) Activity (set, mask) DMax (one) DMax (one, set) DMax (one, set, inf) DMax (set, mask) DMax (one, set, acc) DMax (set, acc, mask) DMax (set, exp, acc, mask) Diff (one) Diff (set, mask) Diff (one, missrate) Diff (one, set, acc) Diff (one, two) DMiss (one) DMiss (one, sens38) DMiss (set, sens38)



Figure 38: Elapsed time to calculate predictions.

# 3.5 Gain vs. Cost Analysis

There might be situations where gain must outweigh cost in order to make the application of cache contention prediction techniques reasonable. In other situations, there might be less rigid requirements, for example, if there is a lot of computational performance available, but the memory system is heavily overloaded.

In this section, I perform a gain vs. cost analysis by calculating the ratio of PPBRS gain to cost  $\tau^{\text{elap}}(\psi, \mathcal{F} = 1)$  according to

$$\mathscr{C}(\psi, F) = \frac{PPBRS(\psi, F) \cdot F}{\tau^{\text{elap}}(\psi, 1)}.$$
(84)

Note that multiplicative term F is introduced to compensate for  $\frac{1}{F}$  in equation 82. Figure 39 presents the gain vs. cost analysis. Values < 0.1 are cut off. Note that the figure lets you estimate how many predictions can be performed until  $\mathcal{C}(\psi, F)$  gets  $\leq 1$ . As an example, for  $\psi = 2$ , *Misses* (one) allows for 2350 predictions if  $F = 2^{29}$  (512 million instructions), but only for 4 predictions in case  $F = 2^{20}$  (1 million instructions).

As you can observe from figure 39, miss based methods such as *Misses (one)*, *Miss rate*, *Pain (..., misses)* as well as many variations of the *Diff* and *DMiss* methods show best gain vs. cost ratio. The *Prob* method that achieved best prediction accuracy for many  $\psi$ and F suffers from its complexity.



Figure 39: Gain vs. cost analysis.

# 4 Conclusion

In this thesis, I evaluated cache contention prediction methods according to prediction *accuracy*, the *time* necessary to perform a prediction, and a *gain vs. cost* analysis. Applying a stack distance based notation on cache contention prediction techniques, I showed that

- most state-of-the-art methods primarily rely on the number of cache *accesses*, cache *hits*, or on the *distribution* of references to cache LRU stack positions as predictor. This thesis revealed, however, that
- cache accesses, stand-alone cache hits and even distributions of cache LRU stack reference distances are often inappropriate measures to predict cache contention, as they primarily represent those memory references that are most recently used and are therefore poor candidates to either be displaced from a cache or displace any other cached data (cf. section 3.2, 'Big Picture'). I discovered that
- a much better predictor for cache contention is the amount of stand-alone cache misses. This applies to both the prediction of a candidate co-schedule ranking with respect to the amount of cache contention candidate co-schedules introduces to other applications, as well as to the selection of the co-schedule from a given set of candidate co-schedules that minimizes cache contention. The high prediction accuracy results from the high probability that stand-alone cache misses displace cache LRU stack entries of other applications (cf. section 3.2, 'Big Picture'). Additionally, my evaluation pointed out that
- most miss based methods do not only show superior prediction accuracy, but are also very fast in execution and therefore achieve a good cost vs. gain ratio.

Based on these observations, I further showed that

- prediction on a per-cache-set basis does not achieve significantly better prediction results than a prediction that uses a single predictor for *all* cache sets. Additionally, I showed that
- an enhanced weighting of stack distance histogram entries does not achieve any significant performance improvements.
## Bibliography

- [Baer and Wang, 1988] Baer, J.-L. and Wang, W.-H. (1988). On the inclusion properties for multi-level cache hierarchies. In *Proceedings of the 15th Annual International Symposium* on Computer Architecture, 1988, pages 73–80.
- [Chandra et al., 2005] Chandra, D., Guo, F., Kim, S., and Solihin, Y. (2005). Predicting inter-thread cache contention on a chip multi-processor architecture. *Proceedings of the* 11th International Symposium on High-Performance Computer Architecture, 2005, pages 340–351.
- [Chen and Aamodt, 2009] Chen, X. E. and Aamodt, T. M. (2009). A first-order finegrained multithreaded throughput model. In *Proceedings of the 15th Annual IEEE International Symposium on High Performance Computing and Applications, 2009*, pages 329–340.
- [El-Moursy et al., 2006] El-Moursy, A., Garg, R., Albonesi, D., and Dwarkadas, S. (2006). Compatible phase co-scheduling on a CMP on multi-threaded processors. In *Proceedings* of the 20th International Parallel and Distributed Processing Symposium, 2006.
- [Fedorova et al., 2010] Fedorova, A., Blagodurov, S., and Zhuravlev, S. (2010). Managing contention for shared resources on multicore processors. *Communications of the ACM*, 53(2):49–57.
- [Hammond et al., 1997] Hammond, L., Nayfeh, B. A., and Olukotun, K. (1997). A singlechip multiprocessor. *IEEE Computer*, 30(9):79–85.
- [Hill and Smith, 1989] Hill, M. D. and Smith, A. J. (1989). Evaluating associativity in CPU caches. In *IEEE Transactions on Computers*, volume 38, pages 1612–1630.
- [Huffmire and Sherwood, 2006] Huffmire, T. and Sherwood, T. (2006). Wavelet-based phase classification. In Proceedings of the 15th International Conference on Parallel Architectures and Compilation Techniques, 2006, pages 95–104.
- [Kihm and Connors, 2004] Kihm, J. L. and Connors, D. A. (2004). Implementation of fine-grained cache monitoring for improved SMT scheduling. In *Proceedings of the IEEE*

International Conference on Computer Design: VLSI in Computers & Processors, 2004, pages 326–331.

- [Kihm et al., 2005] Kihm, J. L., Settle, A., Janiszewski, A., and Connors, D. A. (2005). Understanding the impact of inter-thread cache interference on ILP in modern SMT processors. *The Journal of Instruction-Level Parallelism*, 7:1–28.
- [Knauerhase et al., 2008] Knauerhase, R., Brett, P., Hohlt, B., Li, T., and Hahn, S. (2008). Using OS observations to improve performance in multicore systems. *IEEE Micro*, 28(3):54–66.
- [Luk et al., 2005] Luk, C.-K., Cohn, R., Muth, R., Patil, H., Klausner, A., Lowney, G., Wallace, S., Reddi, V. J., and Hazelwood, K. (2005). Pin: Building customized program analysis tools with dynamic instrumentation. In *Proceedings of the ACM SIGPLAN Conference on Programming Language Design and Implementation, 2005*, pages 190– 200.
- [Mattson et al., 1970] Mattson, R. L., Gecsei, J., Slutz, D. R., and Traiger, I. L. (1970). Evaluation techniques for storage hierarchies. *IBM Systems Journal*, 9(2):78–117.
- [Olukotun et al., 1996] Olukotun, K., Nayfeh, B. A., Hammond, L., Wilson, K., and Chang, K. (1996). The case for a single-chip multiprocessor. In Proceedings of the 7th International Conference on Architectural Support for Programming Languages and Operating Systems, volume 30, pages 2–11.
- [Otellini, 2006] Otellini, P. (2006). Keynote at Intel Developer Forum, Sept. 26, 2006.
- [Settle et al., 2004] Settle, A., Kihm, J. L., Janiszewski, A., and Connors, D. A. (2004). Architectural support for enhanced SMT job scheduling. In *Proceedings of the 13th International Conference of Parallel Architectures and Compilation Techniques, 2004*, pages 63 – 73.
- [Sherwood et al., 2003] Sherwood, T., Perelman, E., Hamerly, G., Sair, S., and Calder, B. (2003). Discovering and exploiting program phases. *IEEE Micro: Micro's Top Picks* from Microarchitecture Conferences, 23(6):84–93.

- [Snavely and Tullsen, 2000] Snavely, A. and Tullsen, D. (2000). Symbiotic jobscheduling for a simultaneous multithreading processor. In Proceedings of the 9th International Conference on Architectural Support for Programming Languages and Operating Systems, 2000, pages 234–244.
- [Song et al., 2007] Song, F., Moore, S., and Dongarra, J. (2007). L2 cache modeling for scientific applications on chip multi-processors. In *Proceedings of the 2007 International Conference on Parallel Processing*, pages 51–58.
- [Suh et al., 2002] Suh, G., Devadas, S., and Rudolph, L. (2002). A new memory monitoring scheme for memory-aware scheduling and partitioning. In *Proceedings of the 8th International Symposium on High-Performance Computer Architecture*, 2002, pages 117–128.
- [Tang et al., 2005] Tang, Y., Deng, K., and Zhou, X. (2005). The design space of CMP vs. SMT for high performance embedded processor. In Yang, L., editor, *Embedded Software* and Systems, volume 3820/2005 of Lecture Notes in Computer Science, pages 30–38. Springer-Verlag, Berlin.
- [Tullsen et al., 1995] Tullsen, D., Eggers, S., and Levy, H. (1995). Simultaneous multithreading: Maximizing on-chip parallelism. In *Proceedings of the 22nd Annual International Symposium on Computer Architecture*, pages 392–403.
- [Wulf and McKee, 1995] Wulf, W. A. and McKee, S. A. (1995). Hitting the memory wall: Implications of the obvious. ACM SIGARCH Computer Architecture News, 23(1):20–24.
- [Zhuravlev et al., 2010] Zhuravlev, S., Blagodurov, S., and Fedorova, A. (2010). Addressing shared resource contention in multicore processors via scheduling. In Proceedings of the 15th Edition on Architectural Support for Programming Languages and Operating Systems 2010, pages 129–141.
- [Zwick, 2010a] Zwick, M. (2010a). Evaluation of cache contention prediction techniques: Further results and plots. Technical report, Technische Universität München.
- [Zwick, 2010b] Zwick, M. (2010b). Predicting memory phases. In Ao, S.-I., Rieger, B., and Amouzegar, M. A., editors, *Machine Learning and Systems Engineering*, volume 68 of *Lecture Notes in Electrical Engineering*, pages 411–421. Springer-Verlag, Berlin.

- [Zwick, 2011] Zwick, M. (2011). Setvectors an efficient method to predict cache contention. In Ao, S.-I., Castillo, O., and Huang, X., editors, *Intelligent Control and Computer Engineering*, volume 70 of *Lecture Notes in Electrical Engineering*. Springer-Verlag, Berlin.
- [Zwick et al., 2009a] Zwick, M., Durkovic, M., Obermeier, F., Bamberger, W., and Diepold, K. (2009a). MCCCSim - A highly configurable multi core cache contention simulator. Technical report, Technische Universität München.
- [Zwick et al., 2009b] Zwick, M., Durkovic, M., Obermeier, F., and Diepold, K. (2009b). Setvectors for memory phase classification. In Ao, S. I., Douglas, C., Grundfest, W. S., and Burgstone, J., editors, *Proceedings of the World Congress on Engineering and Computer Science 2009*, volume I, pages 322–327. Newswood Limited, Hong Kong.
- [Zwick et al., 2010] Zwick, M., Obermeier, F., and Diepold, K. (2010). Predicting cache contention with Setvectors. In Ao, S. I., Castillo, O., Douglas, C., Dagan Feng, D., and Lee, J.-A., editors, *Proceedings of the International MultiConference of Engineers and Computer Scientists 2010*, volume I, pages 244–251. Newswood Limited, Hong Kong.

# Appendix

## Cache Glossary



Example LRU Stack  $\zeta_{s_j}^S$  for cache set  $s_j$  if  $\alpha=4$  :



Figure 40: Cache glossary.

### **Stack Distance Histograms**

Figure 41 shows stack distance histograms  $H_{a,\iota_{F_i}}^{sd}$  for all  $a \in A$ ;  $F = 2^{29}$ , i = 1,  $\alpha = 8$ . Note that these histograms represent *all* memory references I apply in my evaluation.



**Figure 41:** Stack distance histograms  $H_{a,\iota_{F_i}}^{sd}$  for all  $a \in A$ ;  $F = 2^{29}$ , i = 1.

For smaller interval sizes F, stack distance histogram entries get thinned out and many entries become 0. Note the high concentration of the histograms that makes *hit* and *access* based methods perform poorly, while *miss* based methods generally show good prediction performance.



**Figure 42:** Stack distance histograms  $H_{a,\iota_{F_i}}^{sd}$  for all  $a \in A$ ;  $F = 2^{20}$ , i = 1.

Note that on per-cache-set stack distance histograms  $H^{sd,S}_{a,\iota_{Fi},s}$ , entries  $2 \dots \alpha$  are 0 for most histograms. Due to spatial locality, there are even histograms that do not have a single entry different from 0. Figure 43 shows per-cache-set stack distance histograms  $H^{sd,S}_{a,\iota_{Fi},s}$ for all  $a \in A$  and  $F = 2^{20}$ , i = 1, s = 1.



**Figure 43:** Per-cache-set stack distance histograms  $H^{sd,S}_{a,\iota_{Fi},s}$ .

### Distributions

#### NMRD - Normalized Mean Ranking Difference

Figure 44 exemplarily shows NMRD distribution for FOA (one), a cache contention prediction technique of rather poor accuracy, and Prob, a prediction technique of high accuracy. You can see that Prob drops off much faster than FOA (one), i.e. there are much more high (=poor) NMRD values for FOA (one) than for Prob.



Figure 44: NMRD distribution for the FOA (one) and the Prob techniques.

Note that I calculate NMRD values for NMRD distribution *per co-schedule*, i.e. per  $C_a$ , and not per set of co-schedules, i.e.  $\mathbf{C}_a$ , as it is performed in equation 75. Therefore, I apply  $MRD^{max} = |\mathbf{C}_a^{\psi}| - 1$ . See [Zwick, 2010a] for NMRD distributions of all other prediction methods.

#### MP - Mean Penalty

Figure 45 exemplarily shows MP distribution for the low performing *FOA* (one) technique and the high performing *Prob* technique. As it has been the case in NMRD distribution, *Prob* drops off much faster than *FOA* (one).



Figure 45: MP distribution for the FOA (one) and the Prob techniques.

Figure 46 shows how values in figure 45 have to be interpreted. Beginning from 1, both axis are of logarithmic scale. See [Zwick, 2010a] for further information and distributions.



Figure 46: MP distribution glossary.

# List of Symbols and Abbrevations

| Symbol                                    | Meaning                                                                                                                                                     |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\leftarrow$                              | Assignment operator used in algorithms; $a \leftarrow b$ means that the value of $b$ is                                                                     |
|                                           | assigned to $a$                                                                                                                                             |
| $\mapsto$                                 | Maps to; $a \mapsto b$ means that $a$ is mapped to $b$ ; in the context of algorithm                                                                        |
|                                           | description, $a \mapsto b$ means that variable $a$ in the algorithm has to be                                                                               |
|                                           | replaced by variable $b$                                                                                                                                    |
| =                                         | Compare and assignment operator; in equations, I apply '=' both as                                                                                          |
|                                           | assignment and compare operator, depending on the context; in algorithms,                                                                                   |
|                                           | I apply '=' to compare two values; then, '=' returns either $\mathbf{true}$ or $\mathbf{false}$                                                             |
| $b \mathbf{op} c ? d : e$                 | Conditional value; $\mathbf{op}$ is any operation that returns a boolean value, for                                                                         |
|                                           | example $\langle , \geq , \ldots ;$ if b op c is <b>true</b> , then the whole expression is replaced                                                        |
|                                           | by the value of $d$ ; otherwise, it is replaced by the value of $e$                                                                                         |
| $\alpha$                                  | Cache associativity, i.e. the number of cache lines per cache set                                                                                           |
| $\alpha'_{C_a,\iota_{F_i}}$               | Effective cache associativity introduced to application $a$ when sharing the                                                                                |
|                                           | cache with applications $C_a$ in interval $\iota_{Fi}$                                                                                                      |
| $\aleph^G_{a,\iota_{Fi}}$                 | Activity vector of size $2 \cdot  G  = 64$ bit; $\aleph_{a,\iota_{Fi}}^G = \left[\aleph_{a,\iota_{Fi}}^{acc,G} \; \; \aleph_{a,\iota_{Fi}}^{miss,G}\right]$ |
| $\aleph^{acc,G}_{a,\iota_{Fi}}$           | Activity vector for cache accesses of size $ G  = 32$ bit                                                                                                   |
| $\aleph^{miss,G}_{a,\iota_{Fi}}$          | Activity vector for cache misses of size $ G  = 32$ bit                                                                                                     |
| $\aleph^S_{a,\iota_{\mathit{F}i}}$        | Activity vector of size $2 \cdot  S  = 4096$ bit; $\aleph_{a,\iota_{Fi}}^S = \left[\aleph_{a,\iota_{Fi}}^{acc,S} \ \aleph_{a,\iota_{Fi}}^{miss,S}\right]$   |
| $leph_{a,\iota_{Fi}}^{acc,S}$             | Activity vector for cache accesses of size $ S  = 2048$ bit                                                                                                 |
| $\aleph^{miss,S}_{a,\iota_{\mathit{F}i}}$ | Activity vector for cache misses of size $ S  = 2048$ bit                                                                                                   |
| a                                         | Application                                                                                                                                                 |
| A                                         | Set of SPEC 2006 test benchmark suite applications I employ for                                                                                             |
|                                           | evaluation; $A = \{$ astar, bzip2, gcc, gobmk, h264ref, hmmer, lbm, mcf,                                                                                    |
|                                           | milc, povray }                                                                                                                                              |
| $A \backslash \{a\}$                      | Set of applications without application $a$                                                                                                                 |
| A                                         | Number of applications in set $A$                                                                                                                           |

| Symbol                            | Meaning                                                                                                                                                                 |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A'                                | Set of applications $\in A$ that are executed in parallel on the architecture                                                                                           |
|                                   | presented in figure 20. Note that each application $\in A'$ is executed on a                                                                                            |
|                                   | separate core and the number of cores equals the number of applications,                                                                                                |
|                                   | i.e. $\psi =  A' $                                                                                                                                                      |
| API                               | Application programming interface                                                                                                                                       |
| eta                               | Base of an exponential function                                                                                                                                         |
| $c_a,  c_{a,j}$                   | Application that gets co-scheduled with application $a; c_{a,j} \in C_a$                                                                                                |
| $C_a, C_{a,j}$                    | Set of applications $C_a = \{c_{a,1} \dots, c_{a, C_a }\}$ that get co-scheduled with                                                                                   |
|                                   | application a; in my evaluation, $\{a\} \cup C_a$ is the set of applications that                                                                                       |
|                                   | concurrently get co-scheduled and permanently contend for shared cache                                                                                                  |
| $\mathbf{C}_a,\mathbf{C}_a^\psi$  | Set of candidate co-schedules for application $a$ ;                                                                                                                     |
|                                   | $\mathbf{C}_a = \mathbf{C}_a^{\psi} = \{ C_{a,1}^{\psi}, \dots, C_{a, \mathbf{C}_a }^{\psi} \}; \ C_{a,j}^{\psi} = \{ c_{a,1}, \dots, c_{a,\psi-1} \}$ refers to one of |
|                                   | several sets of applications that are co-scheduled with $a$ ; note that I refer                                                                                         |
|                                   | to $C_{a,j}^{\psi}$ and $C_a$ interchangeably; generally, $\mathbf{C}_a^{\psi} = \mathbf{C}(A \setminus \{a\}, \psi - 1)$                                               |
| $\mathbf{C}(A,\psi)$              | Operator that returns all possible combinations of elements in set $A$ that                                                                                             |
|                                   | have length $\psi \leq  A $ ; $\mathbf{C}(A, \psi) = \left\{ \{a'_1, a'_2, \dots a'_{\psi}\} \mid a'_i \in A \setminus \{a'_1, a'_2, \dots a'_{i-1}\} \right\}$         |
| $ \mathbf{C}(A,\psi) $            | Number of all combinations of elements in set A of length $\psi$ ; $\psi \leq  A $                                                                                      |
| $cseq(\delta,\nu)$                | Circular sequence; a circular sequence $cseq(\delta,\nu)$ is a sequence $seq(\delta,\nu)$                                                                               |
|                                   | whose first and last reference map to the same cache line and there is no                                                                                               |
|                                   | other reference in the sequence that maps to that cache line                                                                                                            |
| CMP                               | Chip multiprocessor; chip multiprocessing                                                                                                                               |
| $\delta$                          | Distance in a stack distance histogram                                                                                                                                  |
| $\delta^{max,S}_{a,\iota_{Fi},s}$ | Index of the last entry of a stack distance histogram $H^{sd,S}_{a,\iota_{Fi},s}$ that is                                                                               |
|                                   | different from 0; generally $1 \leq \delta^{max,S}_{a,\iota_F,i,s} \leq \alpha$                                                                                         |
| F                                 | Window size, also named interval size or interval width; relates to the                                                                                                 |
|                                   | number of <i>instructions</i> an application executes in an interval; $F \in \mathbf{F}$                                                                                |
| F                                 | Set of interval widths; $\mathbf{F} = \{2^{20}, 2^{21}, 2^{22}, 2^{23}, 2^{24}, 2^{25}, 2^{26}, 2^{27}, 2^{28}, 2^{29}\}$                                               |
| DRAM                              | Dynamic random access memory                                                                                                                                            |
|                                   |                                                                                                                                                                         |

| $\mathbf{Symbol}$                  | Meaning                                                                                                                         |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| $E(\nu_{c_a,\iota_{F_i}}(\delta))$ | Expected number of memory accesses that application $c_a$ performs in the                                                       |
|                                    | time that application $a$ , on average, takes to refer to $\delta$ different cache lines                                        |
| $\gamma(s)$                        | Operation that transforms the address of a cache set to an address of a                                                         |
|                                    | cache group; $\gamma(s) = (s-1) \cdot \frac{ G }{ S } + 1$                                                                      |
| G                                  | Set of groups; $G = \{g_1, \dots, g_{ G }\}$                                                                                    |
| G                                  | Number of groups; Activity vector method: $ G  = 32$ ; SDC method,                                                              |
|                                    | variation 'lru set group': $ G  = 16$                                                                                           |
| $C\!\!G(\psi, \digamma)$           | Gain vs. cost evaluation function                                                                                               |
| $H_{a,\iota_{Fi}}$                 | Histogram representing any information related to application $a$ , interval                                                    |
|                                    | $\iota_{Fi}$ ; if it is said that histogram $H_{a,\iota_{Fi}}$ is of capacity $D, D \in \mathbb{N}^+$ , then $H_{a,\iota_{Fi}}$ |
|                                    | can hold up to D elements $\in \mathbb{N}_0^+$ ; if $H_{a,\iota_{F_i}}$ is said to be a three dimensional                       |
|                                    | histogram of capacity $D \times N, D \in \mathbb{N}^+, N \in \mathbb{N}^+$ , then $H_{a,\iota_{Fi}}$ can hold up to             |
|                                    | $D \cdot N$ elements $\in N_0^+$                                                                                                |
| $H_{a,\iota_{Fi}}(\delta)$         | Operation that references histogram element at position $\delta$ ;                                                              |
| $H_{a,\iota_{Fi}}(\delta,\nu)$     | Operation that references histogram element at position $\delta,\nu$ in a three                                                 |
|                                    | dimensional histogram; $1 \le \delta \le D$ and $1 \le \nu \le N$ , unless otherwise noted                                      |
| $H^{sd}_{a,\iota_{Fi}}$            | Stack distance histogram of capacity $\alpha + 1$ ; entries $\delta \in \{1, 2 \dots \alpha\}$ hold the                         |
|                                    | number of references of application $a$ in execution interval $\iota_{Fi}$ that map to                                          |
|                                    | the $\delta$ most recently used cache line of any cache set; $H^{sd}_{a,\iota_{Fi}}(\alpha+1)$ holds the                        |
|                                    | number of misses of application $a$ in $\iota_{Fi}$                                                                             |
| $H^{sd,S}_{a,\iota_{Fi},s}$        | Stack distance histogram of capacity $\alpha+1$ that holds stack distance                                                       |
|                                    | information for application $a$ , interval $\iota_{Fi}$ that relate to cache set $s$                                            |
| $H^{sd,ext}_{a,\iota_{Fi}}$        | Stack distance histogram of extended size $\alpha \cdot  G $ for application $a$ ,                                              |
|                                    | execution interval $\iota_{Fi}$                                                                                                 |
| ι <sub>F</sub>                     | Tuple of intervals of window size $F$ each; $\iota_F = (\iota_{F1}, \ldots \iota_{F \iota_F })$                                 |
| $ \iota_F $                        | Number of intervals in case interval size = $F$ ; $ \iota_F  = \frac{2^{29}}{F}$                                                |
| $\iota_{Fi}$                       | Interval <i>i</i> in the tuple of intervals $\iota_F$ ; $\iota_{Fi} \in \iota_F$                                                |
|                                    |                                                                                                                                 |

| Symbol                               | Meaning                                                                                                                                                                                       |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\kappa^{\rm L1C}(m)$                | Operation that extracts the $key$ part of a memory address $m$ for a private                                                                                                                  |
|                                      | L1 cache; given a cache of way size $w$ , then $\kappa^{\text{L1C}}(m) = m/w$ ; generally,                                                                                                    |
|                                      | $\kappa^{\text{L1C}}(m) \ge 0$                                                                                                                                                                |
| $\kappa_a^{\rm L2C}(m)$              | Operation that extracts the $key$ part of a memory address $m$ of an                                                                                                                          |
|                                      | application $a$ for a shared L2 cache; given a cache of way size $w$ , then                                                                                                                   |
|                                      | $\kappa_a^{\text{L2C}}(m) = m/w + h(a) \cdot 2^{ \lambda  \cdot \alpha^{\text{L2C}} \cdot  S^{\text{L2C}} }; h(a) \in \{1, 2, \dots  A \}$ is the operation                                   |
|                                      | that returns a unique hash for each $a \in A$ ; $\alpha^{\text{L2C}}$ is the associativity of the                                                                                             |
|                                      | cache, $ S^{L2C} $ the number of cache sets, and $ \lambda $ the size of a cache line; note                                                                                                   |
|                                      | that $\forall_{a_i, a_j \in A, a_i \neq a_j} : \nexists_{m_i, m_j} : \kappa_{a_i}^{\text{L2C}}(m_i) = \kappa_{a_j}^{\text{L2C}}(m_j) \text{ and } \forall_m : \kappa_a^{\text{L2C}}(m) \ge 0$ |
| $arkalpha_{a,\iota_{\mathit{F}}i}$   | Number of different keys of application $a$ , interval $\iota_{Fi}$ that map to identical                                                                                                     |
|                                      | cache set                                                                                                                                                                                     |
| $\varkappa^S_{a,\iota_{{\sf F}i},s}$ | Number of different keys of application $a$ , interval $\iota_{Fi}$ that map to the                                                                                                           |
|                                      | same cache set $s$                                                                                                                                                                            |
| l                                    | Word length in byte; $l = 4$                                                                                                                                                                  |
| $\lambda$                            | Cache line                                                                                                                                                                                    |
| $ \lambda $                          | Size of a cache line in byte                                                                                                                                                                  |
| Λ                                    | Set of cache lines $\{\lambda_1, \ldots \lambda_{ \Lambda }\}$                                                                                                                                |
| L1C                                  | Level 1 cache                                                                                                                                                                                 |
| L1T                                  | Level 1 TLB                                                                                                                                                                                   |
| L2C                                  | Level 2 cache                                                                                                                                                                                 |
| L2T                                  | Level 2 TLB                                                                                                                                                                                   |
| LRU                                  | Least recently used                                                                                                                                                                           |
| LSB                                  | Least significant bit                                                                                                                                                                         |
| $\mu$                                | Cache miss                                                                                                                                                                                    |
| m                                    | Memory reference, also named <i>memory address</i> or simply <i>address</i> or                                                                                                                |
|                                      | reference                                                                                                                                                                                     |
| m                                    | Word length of an address in <i>bits</i> ; $ m  = 32$                                                                                                                                         |
| mod                                  | Modulo operation                                                                                                                                                                              |
| $M_a$                                | Tuple of memory references $M_a = (m_{a,1}, m_{a,2},)$ of an application $a$                                                                                                                  |
|                                      | Continued on next page                                                                                                                                                                        |

| Meaning                                                                                                                        |
|--------------------------------------------------------------------------------------------------------------------------------|
| Number of references in $M_a$                                                                                                  |
| $M_{a,\iota_F} = (M_{a,\iota_{F1}}, \dots M_{a,\iota_{F M_{a,\iota_F} }})$ is the tuple that holds $ M_{a,\iota_F} $ tuples of |
| memory references $M_{a,\iota_{Fi}}$ , where each $M_{a,\iota_{Fi}}$ refers to memory references                               |
| that originate from $\digamma$ instructions; $\forall_{F \in F} : \sum_{i=1}^{ M_{a,\iota_F} }  M_{a,\iota_Fi}  =  M_a $       |
| Number of intervals of window size $\digamma$ in $M_a$ ; generally, $\forall_{a \in A} :  M_{a,\iota_F}  =  \iota_F $          |
| Tuple of memory references $(m_{a,\iota_{F_i},1},\ldots,m_{a,\iota_{F_i}} M_{a,\iota_{F_i}} )$ of application $a$ in           |
| execution interval $\iota_{Fi};$ holds memory references that originate from                                                   |
| instructions $i \cdot F \dots (i+1) \cdot F - 1$ of application $a; M_{a,\iota_{F_i}} \subseteq M_a$                           |
| Number of memory references of application $a$ in interval $\iota_{Fi}$ ; please note                                          |
| the difference: While $ \iota_{Fi}  = F$ refers to the number of <i>instructions</i> in an                                     |
| interval $\iota_{Fi}$ and is independent of any application, $ M_{a,\iota_{Fi}} $ refers to the                                |
| number of <i>memory references</i> of an application $a \in A$ in execution interval                                           |
| $\iota_{Fi}$ and is specific to each $a \in A$                                                                                 |
| Main memory (random access memory)                                                                                             |
| Memory management unit                                                                                                         |
| Mean penalty evaluation metric; evaluates cache contention prediction                                                          |
| techniques                                                                                                                     |
| Most recently used                                                                                                             |
| Most significant bit                                                                                                           |
| Normalized Mean Ranking Difference; measure to evaluate general ranking                                                        |
| performance                                                                                                                    |
| Number of references to a cache or a cache set in a sequence $seq(\delta, \nu)$ or                                             |
| circular sequence $cseq(\delta, \nu)$ ;                                                                                        |
| Maximum number of references that are considered in a sequence $seq(\delta, \nu)$                                              |
| or circular sequence $cseq(\delta, \nu)$                                                                                       |
| Average number of memory references of application $a$ in interval $\iota_{\mathit{F}i}$ that                                  |
| occur when a accesses $\delta$ different cache lines per set                                                                   |
| Relative offset/threshold applied to distinguish between set/groups of high                                                    |
| activity and low activity respectively; $\Omega = \frac{3}{4}$                                                                 |
|                                                                                                                                |

| Symbol                                                | Meaning                                                                                                                          |
|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| $\Omega_F^{acc,G}$                                    | Threshold; number of references to a group of cache sets that are necessary                                                      |
|                                                       | to tag a group as 'highly active' with respect to memory references                                                              |
| $\Omega_F^{acc,S}$                                    | Threshold; number of references to a cache set that are necessary to tag a                                                       |
|                                                       | cache set as 'highly active' with respect to memory accesses                                                                     |
| $\Omega_F^{miss,G}$                                   | Threshold; number of stand-alone cache misses that have to occur in a                                                            |
|                                                       | group of cache sets in order to tag that group of cache sets as 'highly                                                          |
|                                                       | active' with respect to cache misses                                                                                             |
| $\Omega_F^{miss,S}$                                   | Threshold; number of stand-alone cache misses that have to occur in a                                                            |
| -                                                     | cache set in order to tag that cache set as 'highly active' with respect to                                                      |
|                                                       | cache misses                                                                                                                     |
| π                                                     | Penalty                                                                                                                          |
| $\pi_{C_a,\iota_{F_i}}$                               | Penalty introduced from co-schedule $C_a$ to application $a$ in execution                                                        |
|                                                       | interval $\iota_{Fi}$ ; $\pi_{C_a,\iota_{Fi}} = t_{C_a,\iota_{Fi}} - t_{a,\iota_{Fi}}$                                           |
| $\boldsymbol{\pi}_{\mathbf{C}_{a,\iota_{E_i}}}(\rho)$ | Penalty the candidate co-schedule in $\mathbf{C}_a$ that has ranking position $\rho$                                             |
| , .                                                   | introduces to application a in execution interval $\iota_{Fi}$                                                                   |
| $\overline{\omega}$                                   | Memory page                                                                                                                      |
| $\varpi_a(m)$                                         | Operation that returns the page address of a memory reference $m$ of                                                             |
|                                                       | application $a$ ; $\varpi_a(m) = (m \mod  \varpi ) + h(a) \cdot 2^{ m  - ld( \varpi )}$ , where                                  |
|                                                       | $h(a) \in \{1, 2, \dots  A \}$ is the operation that returns a unique hash for each                                              |
|                                                       | $a \in A$ and $ \varpi $ is the page size; note that $\forall_{a_i,a_j \in A} : a_i \neq a_j \Rightarrow \nexists_{m_i,m_j}$ :   |
|                                                       | $ \varpi_{a_i}(m_i) = \varpi_{a_j}(m_j) \text{ and } \forall_{a \in A, \lceil ld( A ) \rceil < ld(\varpi)} : \varpi_a(m) \ge 0 $ |
| $ \varpi $                                            | Page size measured in byte; $ \varpi  = 2^{12}$                                                                                  |
| $\psi$                                                | Parallelism applied when evaluating cache contention prediction methods;                                                         |
|                                                       | $\psi \in \psi = \{2, 4, 8\}$ ; given $\psi$ , the applied processor consists of $\psi$ processor                                |
|                                                       | cores, each featuring a privat L1 cache, while all $\psi$ cores share a common                                                   |
|                                                       | L2 cache, as it is demonstrated in figure 20                                                                                     |
| $\psi$                                                | Set of parallelisms applied in the evaluation; $\boldsymbol{\psi} = \{2, 4, 8\}$                                                 |
| $p_{C_a,\iota_{F_i}}$                                 | Prediction of cache contention the applications in $C_a$ introduce to                                                            |
|                                                       | application $a$ in interval $\iota_{Fi}$                                                                                         |

| Symbol                                      | Meaning                                                                                            |
|---------------------------------------------|----------------------------------------------------------------------------------------------------|
| PPBAB                                       | Penalty Predicted Best vs. Actual Best                                                             |
| PPBRS                                       | Penalty Predicted Best vs. Random Selection; equivalent to gain                                    |
| ρ                                           | Ranking position; $1 \le \rho \le  \mathbf{C}_a^{\psi} $                                           |
| $\rho^{\rm sim}_{C_a,\iota_{Fi}}$           | Simulated ranking position of candidate co-schedule $C_a$ in interval $\iota_{Fi}$                 |
| $\rho^{\rm pred}_{C_a,\iota_{\mathit{F}i}}$ | Predicted ranking position of candidate co-schedule $C_a$ in interval $\iota_{Fi}$                 |
| RAM                                         | Random access memory                                                                               |
| s                                           | Cache set                                                                                          |
| S                                           | Set of cache sets; $S = \{s_1 \dots s_{ S }\}$                                                     |
| S                                           | Number of cache sets of a processor cache                                                          |
| $\varsigma(m)$                              | Operation that extracts the set address $s$ from a memory reference $m$ ;                          |
|                                             | given a cache of way size $ w $ and line size $ \lambda $ , then                                   |
|                                             | $\varsigma(m) = ((m/ \lambda ) \mod ( w / \lambda )) + 1$ ; note that $1 \le \varsigma(m) \le  S $ |
| $seq(\delta,\nu)$                           | Sequence of memory references; $\delta$ represents the number of memory                            |
|                                             | references within the sequence that map to the same cache set, but to a                            |
|                                             | different cache line; $\nu$ represents the total number of memory references                       |
|                                             | within the sequence                                                                                |
| SMT                                         | Simultaneous multithreading                                                                        |
| $t_{a,\iota_Fi}$                            | Time application a spends on memory accesses in execution interval $\iota_{Fi}$ ,                  |
|                                             | when $a$ is executed in absence of any other application (stand-alone)                             |
| $t_{C_a,\iota_{F_i}}$                       | Time application a spends on memory accesses in execution interval $\iota_{Fi}$ ,                  |
|                                             | when $a$ is co-scheduled with applications $C_a$                                                   |
| TLB                                         | Translation look-aside buffer                                                                      |
| w                                           | Cache way                                                                                          |
| w                                           | Way size of a processor cache in byte                                                              |
| $\xi^S_{C_a,\iota_{{\sf F}i},s}$            | Masking element that indicates if the sum of the number of different keys                          |
|                                             | of applications $\{a\} \cup C_a$ that are mapped to cache set s exceed                             |
|                                             | associativity $\alpha$ of the cache $(\xi = 1)$ or not $(\xi = 0)$                                 |
| ζ                                           | Stack; if it is said that stack $\zeta$ is of capacity $K,K\in\mathbb{N}^+,$ then $\zeta$ can hold |
|                                             | up to $K$ elements                                                                                 |

| $\mathbf{Symbol}$ | Meaning                                                                                                                                                                                                          |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\zeta(\delta)$   | Operation that references the element at stack position $\delta$ ; if K is the                                                                                                                                   |
|                   | capacity of the stack, then $1 \leq \delta \leq K$                                                                                                                                                               |
| $\zeta\{x\}$      | Operation that returns the stack position of element <b>x</b> according to                                                                                                                                       |
|                   | $\zeta\{x\} = \begin{cases} \delta, & \text{if } \exists \ \delta, 1 \le \delta \le K : \ \zeta(\delta) = x \\ K+1, & \text{if } \nexists \ \delta, 1 \le \delta \le K : \ \zeta(\delta) = x; \end{cases} $ (85) |
|                   | if there is more than one $\delta$ with $\zeta(\delta) = x$ , then the $\delta$ with the least value is                                                                                                          |
|                   | returned; $K$ is the capacity of the stack                                                                                                                                                                       |
| $\zeta^S$         | Set of LRU stacks; $\zeta^S = \{\zeta_1^S, \dots, \zeta_{ S }^S\}$ ; each $\zeta_s^S$ is of capacity $\alpha$                                                                                                    |
|                   |                                                                                                                                                                                                                  |